diff options
author | Bruce Ashfield <bruce.ashfield@windriver.com> | 2015-09-29 10:31:34 -0400 |
---|---|---|
committer | Richard Purdie <richard.purdie@linuxfoundation.org> | 2015-10-01 07:40:23 +0100 |
commit | 2ea7533b5d45bb459284dd1c3f81d4bcac88f882 (patch) | |
tree | 7c8289df5e9bc20987210a6a0a3273cb090dc430 /meta-selftest | |
parent | 0cd10fc32fd6a3faced69ef206271c8afde17533 (diff) | |
download | openembedded-core-2ea7533b5d45bb459284dd1c3f81d4bcac88f882.tar.gz openembedded-core-2ea7533b5d45bb459284dd1c3f81d4bcac88f882.tar.bz2 openembedded-core-2ea7533b5d45bb459284dd1c3f81d4bcac88f882.zip |
linux-yocto/4.1: braswell bug fixes
Updating the 4.1 SRCREVs to integrate the following DRM backports:
a8abc111a96d drm/i915: Only wait for required lanes in vlv_wait_port_ready()
81354180432b Revert "drm/i915: Hack to tie both common lanes together on chv"
d660fc117731 drm/i915: Work around DISPLAY_PHY_CONTROL register corruption on CHV
0e797e9cb717 drm/i915: Implement chv display PHY lane stagger setup
Signed-off-by: Bruce Ashfield <bruce.ashfield@windriver.com>
Signed-off-by: Richard Purdie <richard.purdie@linuxfoundation.org>
Diffstat (limited to 'meta-selftest')
0 files changed, 0 insertions, 0 deletions