diff options
| author | Richard Purdie <richard@openedhand.com> | 2008-05-22 09:13:24 +0000 | 
|---|---|---|
| committer | Richard Purdie <richard@openedhand.com> | 2008-05-22 09:13:24 +0000 | 
| commit | 691f2eb5764d72801cecd8ab999782777d556b61 (patch) | |
| tree | c4579cf668456468919d3f99457821bdc0ad0f9e | |
| parent | 0ce2f383d6e52a907fae86b95df889a8bf9daa8c (diff) | |
| download | openembedded-core-691f2eb5764d72801cecd8ab999782777d556b61.tar.gz openembedded-core-691f2eb5764d72801cecd8ab999782777d556b61.tar.bz2 openembedded-core-691f2eb5764d72801cecd8ab999782777d556b61.zip | |
Add xserver-kdrive-glamo from OE.dev
git-svn-id: https://svn.o-hand.com/repos/poky/trunk@4538 311d38ba-8fff-0310-9ca6-ca027cbcb966
12 files changed, 7055 insertions, 0 deletions
| diff --git a/meta/packages/xorg-xserver/xserver-kdrive-glamo/fbdev-not-fix.patch b/meta/packages/xorg-xserver/xserver-kdrive-glamo/fbdev-not-fix.patch new file mode 100644 index 0000000000..f87e7cc2cd --- /dev/null +++ b/meta/packages/xorg-xserver/xserver-kdrive-glamo/fbdev-not-fix.patch @@ -0,0 +1,14 @@ +--- xserver/hw/kdrive/fbdev/fbdev.c~	2004-09-15 00:08:10.000000000 +0100 ++++ xserver/hw/kdrive/fbdev/fbdev.c	2004-11-13 17:47:02.000000000 +0000 +@@ -198,6 +198,11 @@ + 	return FALSE; +     } +  ++    /* Re-get the "fixed" parameters since they might have changed */ ++    k = ioctl (priv->fd, FBIOGET_FSCREENINFO, &priv->fix); ++    if (k < 0) ++        perror ("FBIOGET_FSCREENINFO"); ++ +     /* Now get the new screeninfo */ +     ioctl (priv->fd, FBIOGET_VSCREENINFO, &priv->var); +     depth = priv->var.bits_per_pixel; diff --git a/meta/packages/xorg-xserver/xserver-kdrive-glamo/fix-picturestr-include-order.patch b/meta/packages/xorg-xserver/xserver-kdrive-glamo/fix-picturestr-include-order.patch new file mode 100644 index 0000000000..3da235e1e1 --- /dev/null +++ b/meta/packages/xorg-xserver/xserver-kdrive-glamo/fix-picturestr-include-order.patch @@ -0,0 +1,15 @@ +# Reverse include order in render/picturestr.h to be able to compile against renderproto >= 0.9.3 +Index: xorg-server-1.2.0/render/picturestr.h +=================================================================== +--- xorg-server-1.2.0.orig/render/picturestr.h	2008-02-09 22:54:46.000000000 +0100 ++++ xorg-server-1.2.0/render/picturestr.h	2008-02-09 22:54:50.000000000 +0100 +@@ -26,8 +26,8 @@ + #ifndef _PICTURESTR_H_ + #define _PICTURESTR_H_ +  +-#include "glyphstr.h" + #include "scrnintstr.h" ++#include "glyphstr.h" + #include "resource.h" +  + typedef struct _DirectFormat { diff --git a/meta/packages/xorg-xserver/xserver-kdrive-glamo/fix_default_mode.patch b/meta/packages/xorg-xserver/xserver-kdrive-glamo/fix_default_mode.patch new file mode 100644 index 0000000000..edc5146302 --- /dev/null +++ b/meta/packages/xorg-xserver/xserver-kdrive-glamo/fix_default_mode.patch @@ -0,0 +1,26 @@ +--- + hw/kdrive/src/kmode.c |    4 ++-- + 1 file changed, 2 insertions(+), 2 deletions(-) + +Index: xorg-server-1.3.0.0/hw/kdrive/src/kmode.c +=================================================================== +--- xorg-server-1.3.0.0.orig/hw/kdrive/src/kmode.c	2007-05-16 10:30:29.000000000 +0100 ++++ xorg-server-1.3.0.0/hw/kdrive/src/kmode.c	2007-05-16 10:31:08.000000000 +0100 +@@ -106,6 +106,8 @@ const KdMonitorTiming  kdMonitorTimings[ + 		    16,	    120,    176,    KdSyncNegative, /* 37.861 */ + 		    1,	    20,	    24,	    KdSyncNegative, /* 72.809 */ +     }, ++    /* DEFAULT */ ++#define MONITOR_TIMING_DEFAULT	13 +     {	640,	480,	60,	25175,			    /* VESA */ + 		   16,	    48,	    160,    KdSyncNegative, /* 31.469 */ + 		   10,	    33,	    45,	    KdSyncNegative, /* 59.940 */ +@@ -127,8 +129,6 @@ const KdMonitorTiming  kdMonitorTimings[ + 		    16,	    160,    256,    KdSyncPositive, /* 46.875 */ + 		    1,	    21,	    25,	    KdSyncPositive, /* 75.000 */ +     }, +-    /* DEFAULT */ +-#define MONITOR_TIMING_DEFAULT	9 +     {	800,	600,	72,	50000,			    /* VESA */ + 		    56,	    64,	    240,    KdSyncPositive, /* 48.077 */ + 		    37,	    23,	    66,	    KdSyncPositive, /* 72.188 */ diff --git a/meta/packages/xorg-xserver/xserver-kdrive-glamo/gumstix-kmode.patch b/meta/packages/xorg-xserver/xserver-kdrive-glamo/gumstix-kmode.patch new file mode 100644 index 0000000000..56817a7001 --- /dev/null +++ b/meta/packages/xorg-xserver/xserver-kdrive-glamo/gumstix-kmode.patch @@ -0,0 +1,23 @@ +--- /tmp/kmode.c	2007-10-07 11:49:52.000000000 +0200 ++++ xorg-server-1.3.0.0/hw/kdrive/src/kmode.c	2007-10-07 11:51:57.962045000 +0200 +@@ -119,7 +119,19 @@ +                0,      0,     0,     KdSyncNegative, /* 59.940 */ +    }, +    +-     ++ ++/* gumstix console-vx */ ++    {   480,    272,    60,     0,                      /* VESA */ ++               0,      0,     0,    KdSyncNegative, /* 31.469 */ ++               0,      0,     0,     KdSyncNegative, /* 59.940 */ ++   }, ++  ++    {   272,    480,    60,     0,                      /* VESA */ ++               0,      0,     0,    KdSyncNegative, /* 31.469 */ ++               0,      0,     0,     KdSyncNegative, /* 59.940 */ ++   }, ++ ++ +     /* 800x600 modes */ +     {	800,	600,	85,	56250,			    /* VESA */ + 		    32,	    152,    248,    KdSyncPositive, /* 53.674 */ diff --git a/meta/packages/xorg-xserver/xserver-kdrive-glamo/kdrive-1.3-18bpp.patch b/meta/packages/xorg-xserver/xserver-kdrive-glamo/kdrive-1.3-18bpp.patch new file mode 100644 index 0000000000..714536934c --- /dev/null +++ b/meta/packages/xorg-xserver/xserver-kdrive-glamo/kdrive-1.3-18bpp.patch @@ -0,0 +1,419 @@ +diff -Nurd xorg-server-1.3.0.0/hw/kdrive/fbdev/fbdev.c xorg-server-1.3.0.0.patched/hw/kdrive/fbdev/fbdev.c +--- xorg-server-1.3.0.0/hw/kdrive/fbdev/fbdev.c	2006-11-16 19:01:23.000000000 +0100 ++++ xorg-server-1.3.0.0.patched/hw/kdrive/fbdev/fbdev.c	2007-09-15 16:53:20.152045000 +0200 +@@ -213,6 +213,24 @@ +  +     /* Now get the new screeninfo */ +     ioctl (priv->fd, FBIOGET_VSCREENINFO, &priv->var); ++    /* Special treatment of 18bpp */ ++    if ((priv->var.red.length == 6) && (priv->var.green.length == 6) &&  ++	(priv->var.blue.length == 6)) ++    { ++      priv->var.red.length = 8; ++      if (priv->var.red.offset != 0) ++        priv->var.red.offset = 16; ++      priv->var.green.length = 8; ++      priv->var.green.offset = 8; ++      priv->var.blue.length = 8; ++      if (priv->var.blue.offset != 0) ++        priv->var.blue.offset = 16; ++      priv->var.bits_per_pixel = 32; ++      priv->Have18Bpp = TRUE; ++    } ++    else ++      priv->Have18Bpp = FALSE; ++ +     depth = priv->var.bits_per_pixel; +     gray = priv->var.grayscale; +      +@@ -334,7 +352,7 @@ +     KdMouseMatrix	m; +     FbdevPriv		*priv = screen->card->driver; +  +-    if (scrpriv->randr != RR_Rotate_0) ++    if (scrpriv->randr != RR_Rotate_0 || priv->Have18Bpp) + 	scrpriv->shadow = TRUE; +     else + 	scrpriv->shadow = FALSE; +@@ -398,6 +416,354 @@ +     return TRUE; + } +  ++void ++shadowUpdatePacked18 (ScreenPtr	    pScreen, ++			 shadowBufPtr    pBuf) ++{ ++    RegionPtr	damage = shadowDamage (pBuf); ++    PixmapPtr	pShadow = pBuf->pPixmap; ++    int		nbox = REGION_NUM_RECTS (damage); ++    BoxPtr	pbox = REGION_RECTS (damage); ++    FbBits	*shaBase, *shaLine, *sha; ++    FbStride	shaStride; ++    int		scrBase, scrLine, scr; ++    int		shaBpp; ++    int		shaXoff, shaYoff; /* XXX assumed to be zero */ ++    int		x, y, w, h, width; ++    int         i; ++    char	*winBase = NULL, *win; ++    CARD32      winSize; ++ ++    fbGetDrawable (&pShadow->drawable, shaBase, shaStride, shaBpp, shaXoff, shaYoff); ++    while (nbox--) ++    { ++	x = pbox->x1 * shaBpp; ++	y = pbox->y1; ++	w = (pbox->x2 - pbox->x1) * shaBpp; ++	h = pbox->y2 - pbox->y1; ++ ++	scrLine = (x >> FB_SHIFT); ++	shaLine = shaBase + y * shaStride + (x >> FB_SHIFT); ++				    ++	x &= FB_MASK; ++	w = (w + x + FB_MASK) >> FB_SHIFT; ++	 ++	while (h--) ++	{ ++	    winSize = 0; ++	    scrBase = 0; ++	    width = w; ++	    scr = scrLine; ++	    sha = shaLine; ++	    while (width) { ++		/* how much remains in this window */ ++		i = scrBase + winSize - scr; ++		if (i <= 0 || scr < scrBase) ++		{ ++		    winBase = (char *) (*pBuf->window) (pScreen, ++							  y, ++							  scr * 3, ++							  SHADOW_WINDOW_WRITE, ++							  &winSize, ++							  pBuf->closure); ++		    if(!winBase) ++			return; ++		    scrBase = scr; ++		    winSize /= 3; ++		    i = winSize; ++		} ++		win = winBase + (scr - scrBase); ++		if (i > width) ++		    i = width; ++		width -= i; ++		scr += i; ++#define PickBit(a,i)	(((a) >> (i)) & 1) ++		while (i--) ++		  { ++		    FbBits bits = *sha++; ++		    *win++ = ((bits & 0xFC) >> 2) |  ++                ((bits & 0xC00) >> 4); ++		    *win++ = ((bits & 0xF000) >> 12) |  ++		      ((bits & 0x3C0000) >> 14); ++		    *win++ = (bits & 0xC00000) >> 22; ++		  } ++	    } ++	    shaLine += shaStride; ++	    y++; ++	} ++	pbox++; ++    } ++} ++ ++#define LEFT_TO_RIGHT	1 ++#define RIGHT_TO_LEFT	-1 ++#define TOP_TO_BOTTOM	2 ++#define BOTTOM_TO_TOP	-2 ++ ++void ++shadowUpdateRotatePacked18 (ScreenPtr	pScreen, ++			       shadowBufPtr	pBuf) ++{ ++    RegionPtr	damage = shadowDamage (pBuf); ++    PixmapPtr	pShadow = pBuf->pPixmap; ++    int		nbox = REGION_NUM_RECTS (damage); ++    BoxPtr	pbox = REGION_RECTS (damage); ++    FbBits	*shaBits; ++    FbStride	shaStride; ++    int		shaBpp; ++    int		shaXoff, shaYoff; ++    int		box_x1, box_x2, box_y1, box_y2; ++    int		sha_x1 = 0, sha_y1 = 0; ++    int		scr_x1 = 0, scr_x2 = 0, scr_y1 = 0, scr_y2 = 0, scr_w, scr_h; ++    int		scr_x, scr_y; ++    int		w; ++    int		pixelsPerBits; ++    int		pixelsMask; ++    FbStride	shaStepOverY = 0, shaStepDownY = 0; ++    FbStride	shaStepOverX = 0, shaStepDownX = 0; ++    FbBits	*shaLine, *sha; ++    int		shaHeight = pShadow->drawable.height; ++    int		shaWidth = pShadow->drawable.width; ++    FbBits	shaMask; ++    int		shaFirstShift, shaShift; ++    int		o_x_dir; ++    int		o_y_dir; ++    int		x_dir; ++    int		y_dir; ++ ++    fbGetDrawable (&pShadow->drawable, shaBits, shaStride, shaBpp, shaXoff, shaYoff); ++    pixelsPerBits = (sizeof (FbBits) * 8) / shaBpp; ++    pixelsMask = ~(pixelsPerBits - 1); ++    shaMask = FbBitsMask (FB_UNIT-shaBpp, shaBpp); ++    /* ++     * Compute rotation related constants to walk the shadow ++     */ ++    o_x_dir = LEFT_TO_RIGHT; ++    o_y_dir = TOP_TO_BOTTOM; ++    if (pBuf->randr & SHADOW_REFLECT_X) ++	o_x_dir = -o_x_dir; ++    if (pBuf->randr & SHADOW_REFLECT_Y) ++	o_y_dir = -o_y_dir; ++    switch (pBuf->randr & (SHADOW_ROTATE_ALL)) { ++    case SHADOW_ROTATE_0:	/* upper left shadow -> upper left screen */ ++    default: ++	x_dir = o_x_dir; ++	y_dir = o_y_dir; ++	break; ++    case SHADOW_ROTATE_90:    	/* upper right shadow -> upper left screen */ ++	x_dir = o_y_dir; ++	y_dir = -o_x_dir; ++	break; ++    case SHADOW_ROTATE_180:	/* lower right shadow -> upper left screen */ ++	x_dir = -o_x_dir; ++	y_dir = -o_y_dir; ++	break; ++    case SHADOW_ROTATE_270:	/* lower left shadow -> upper left screen */ ++	x_dir = -o_y_dir; ++	y_dir = o_x_dir; ++	break; ++    } ++    switch (x_dir) { ++    case LEFT_TO_RIGHT: ++	shaStepOverX = shaBpp; ++	shaStepOverY = 0; ++	break; ++    case TOP_TO_BOTTOM: ++	shaStepOverX = 0; ++	shaStepOverY = shaStride; ++	break; ++    case RIGHT_TO_LEFT: ++	shaStepOverX = -shaBpp; ++	shaStepOverY = 0; ++	break; ++    case BOTTOM_TO_TOP: ++	shaStepOverX = 0; ++	shaStepOverY = -shaStride; ++	break; ++    } ++    switch (y_dir) { ++    case TOP_TO_BOTTOM: ++	shaStepDownX = 0; ++	shaStepDownY = shaStride; ++	break; ++    case RIGHT_TO_LEFT: ++	shaStepDownX = -shaBpp; ++	shaStepDownY = 0; ++	break; ++    case BOTTOM_TO_TOP: ++	shaStepDownX = 0; ++	shaStepDownY = -shaStride; ++	break; ++    case LEFT_TO_RIGHT: ++	shaStepDownX = shaBpp; ++	shaStepDownY = 0; ++	break; ++    } ++     ++    while (nbox--) ++    { ++        box_x1 = pbox->x1; ++        box_y1 = pbox->y1; ++        box_x2 = pbox->x2; ++        box_y2 = pbox->y2; ++        pbox++; ++ ++	/* ++	 * Compute screen and shadow locations for this box ++	 */ ++	switch (x_dir) { ++	case LEFT_TO_RIGHT: ++	    scr_x1 = box_x1 & pixelsMask; ++	    scr_x2 = (box_x2 + pixelsPerBits - 1) & pixelsMask; ++	     ++	    sha_x1 = scr_x1; ++	    break; ++	case TOP_TO_BOTTOM: ++	    scr_x1 = box_y1 & pixelsMask; ++	    scr_x2 = (box_y2 + pixelsPerBits - 1) & pixelsMask; ++ ++	    sha_y1 = scr_x1; ++	    break; ++	case RIGHT_TO_LEFT: ++	    scr_x1 = (shaWidth - box_x2) & pixelsMask; ++	    scr_x2 = (shaWidth - box_x1 + pixelsPerBits - 1) & pixelsMask; ++ ++	    sha_x1 = (shaWidth - scr_x1 - 1); ++	    break; ++	case BOTTOM_TO_TOP: ++	    scr_x1 = (shaHeight - box_y2) & pixelsMask; ++	    scr_x2 = (shaHeight - box_y1 + pixelsPerBits - 1) & pixelsMask; ++	     ++	    sha_y1 = (shaHeight - scr_x1 - 1); ++	    break; ++	} ++	switch (y_dir) { ++	case TOP_TO_BOTTOM: ++	    scr_y1 = box_y1; ++	    scr_y2 = box_y2; ++ ++	    sha_y1 = scr_y1; ++	    break; ++	case RIGHT_TO_LEFT: ++	    scr_y1 = (shaWidth - box_x2); ++	    scr_y2 = (shaWidth - box_x1); ++ ++	    sha_x1 = box_x2 - 1; ++	    break; ++	case BOTTOM_TO_TOP: ++	    scr_y1 = shaHeight - box_y2; ++	    scr_y2 = shaHeight - box_y1; ++	     ++	    sha_y1 = box_y2 - 1; ++	    break; ++	case LEFT_TO_RIGHT: ++	    scr_y1 = box_x1; ++	    scr_y2 = box_x2; ++ ++	    sha_x1 = box_x1; ++	    break; ++	} ++	scr_w = ((scr_x2 - scr_x1) * shaBpp) >> FB_SHIFT; ++	scr_h = scr_y2 - scr_y1; ++	scr_y = scr_y1; ++ ++	/* shift amount for first pixel on screen */  ++	shaFirstShift = FB_UNIT - ((sha_x1 * shaBpp) & FB_MASK) - shaBpp; ++	 ++	/* pointer to shadow data first placed on screen */ ++	shaLine = (shaBits +  ++		   sha_y1 * shaStride +  ++		   ((sha_x1 * shaBpp) >> FB_SHIFT)); ++ ++	/* ++	 * Copy the bits, always write across the physical frame buffer ++	 * to take advantage of write combining. ++	 */ ++	while (scr_h--) ++	{ ++	    int	    p; ++	    FbBits  bits; ++	    char  *win; ++	    int	    i; ++	    CARD32  winSize; ++	     ++	    sha = shaLine; ++	    shaShift = shaFirstShift; ++	    w = scr_w; ++	    scr_x = scr_x1 * shaBpp >> FB_SHIFT; ++ ++	    while (w) ++	    { ++		/* ++		 * Map some of this line ++		 */ ++		win = (char *) (*pBuf->window) (pScreen, ++						scr_y, ++						scr_x * 3, ++						SHADOW_WINDOW_WRITE, ++						&winSize, ++						pBuf->closure); ++		i = winSize / 3; ++		if (i > w) ++		    i = w; ++		w -= i; ++		scr_x += i; ++		/* ++		 * Copy the portion of the line mapped ++		 */ ++		while (i--) ++		{ ++		    bits = 0; ++		    p = pixelsPerBits; ++		    /* ++		     * Build one word of output from multiple inputs ++		     *  ++		     * Note that for 90/270 rotations, this will walk ++		     * down the shadow hitting each scanline once. ++		     * This is probably not very efficient. ++		     */ ++		    while (p--) ++		    { ++			bits = FbScrLeft(bits, shaBpp); ++			bits |= FbScrRight (*sha, shaShift) & shaMask; ++ ++			shaShift -= shaStepOverX; ++			if (shaShift >= FB_UNIT) ++			{ ++			    shaShift -= FB_UNIT; ++			    sha--; ++			} ++			else if (shaShift < 0) ++			{ ++			    shaShift += FB_UNIT; ++			    sha++; ++			} ++			sha += shaStepOverY; ++		    } ++		    *win++ = ((bits & 0xFC) >> 2) |  ++                ((bits & 0xC00) >> 4); ++		    *win++ = ((bits & 0xF000) >> 12) |  ++		      ((bits & 0x3C0000) >> 14); ++		    *win++ = (bits & 0xC00000) >> 22; ++		} ++	    } ++	    scr_y++; ++	    shaFirstShift -= shaStepDownX; ++	    if (shaFirstShift >= FB_UNIT) ++	    { ++		shaFirstShift -= FB_UNIT; ++		shaLine--; ++	    } ++	    else if (shaFirstShift < 0) ++	    { ++		shaFirstShift += FB_UNIT; ++		shaLine++; ++	    } ++	    shaLine += shaStepDownY; ++	} ++    } ++} ++ + Bool + fbdevSetShadow (ScreenPtr pScreen) + { +@@ -418,7 +784,14 @@ +  +     window = fbdevWindowLinear; +     update = 0; +-    if (scrpriv->randr) ++      if (priv->Have18Bpp) ++        { ++        if (scrpriv->randr != RR_Rotate_0) ++          update = shadowUpdateRotatePacked18; ++        else ++          update = shadowUpdatePacked18; ++        } ++      else if (scrpriv->randr) + 	if (priv->var.bits_per_pixel == 16) { + 	    switch (scrpriv->randr) { + 	    case RR_Rotate_90: +diff -Nurd xorg-server-1.3.0.0/hw/kdrive/fbdev/fbdev.h xorg-server-1.3.0.0.patched/hw/kdrive/fbdev/fbdev.h +--- xorg-server-1.3.0.0/hw/kdrive/fbdev/fbdev.h	2006-09-18 08:04:17.000000000 +0200 ++++ xorg-server-1.3.0.0.patched/hw/kdrive/fbdev/fbdev.h	2007-09-15 16:45:07.362045000 +0200 +@@ -44,6 +44,7 @@ +     int				fd; +     char			*fb; +     char			*fb_base; ++    Bool			Have18Bpp; + } FbdevPriv; +      + typedef struct _fbdevScrPriv { diff --git a/meta/packages/xorg-xserver/xserver-kdrive-glamo/kmode-palm.patch b/meta/packages/xorg-xserver/xserver-kdrive-glamo/kmode-palm.patch new file mode 100644 index 0000000000..255e707b55 --- /dev/null +++ b/meta/packages/xorg-xserver/xserver-kdrive-glamo/kmode-palm.patch @@ -0,0 +1,34 @@ +--- kmode.c	2006-05-03 19:48:42.000000000 +0200 ++++ xserver/hw/kdrive/src/kmode.c	2006-05-03 19:50:43.000000000 +0200 +@@ -32,6 +32,31 @@ +     /*	H	V	Hz	KHz */ + 		/*  FP	    BP	    BLANK   POLARITY */ +  ++	/* Treo 650 */ ++ ++    {   320,	320,	64,	16256, ++	            17,	    12,	    32,     KdSyncNegative, ++	            1,      11,     14,     KdSyncNegative, ++    }, ++     ++    {   320,	320,	64,	    0, ++	            0,	    0,	    0,     KdSyncNegative, ++	            0,      0,      0,     KdSyncNegative, ++    }, ++	 ++	/* LifeDrive/T3/TX modes */ ++ ++    {   320,	480,	64,	16256, ++	            17,	    12,	    32,     KdSyncNegative, ++	            1,      11,     14,     KdSyncNegative, ++    }, ++     ++    {   480,	320,	64,	    0, ++	            0,	    0,	    0,     KdSyncNegative, ++	            0,      0,      0,     KdSyncNegative, ++    }, ++ ++ +     /* IPAQ modeline: +      * +      * Modeline "320x240"      5.7222 320 337 340 352   240 241 244 254" diff --git a/meta/packages/xorg-xserver/xserver-kdrive-glamo/kmode.patch b/meta/packages/xorg-xserver/xserver-kdrive-glamo/kmode.patch new file mode 100644 index 0000000000..5ad3e4e277 --- /dev/null +++ b/meta/packages/xorg-xserver/xserver-kdrive-glamo/kmode.patch @@ -0,0 +1,28 @@ +--- /tmp/kmode.c	2005-06-27 14:46:19.716843288 +0200 ++++ xserver/hw/kdrive/src/kmode.c	2005-06-27 14:46:30.070269328 +0200 +@@ -41,6 +41,11 @@ + 	            1,      11,     14,     KdSyncNegative, +     }, +      ++    {   240,	320,	64,	    0, ++	            0,	    0,	    0,     KdSyncNegative, ++	            0,      0,      0,     KdSyncNegative, ++    }, ++ +     /* Other VESA modes */ +     {	640,	350,	85,	31500,			    /* VESA */ + 		    32,	    96,	    192,    KdSyncPositive, /* 26.413 */ +@@ -80,6 +85,13 @@ + 		   16,	    48,	    160,    KdSyncNegative, /* 31.469 */ + 		   10,	    33,	    45,	    KdSyncNegative, /* 59.940 */ +     }, ++ ++ ++  {   480,    640,    60,     0,                      /* VESA */ ++               0,      0,     0,    KdSyncNegative, /* 31.469 */ ++               0,      0,     0,     KdSyncNegative, /* 59.940 */ ++   }, ++   +      +     /* 800x600 modes */ +     {	800,	600,	85,	56250,			    /* VESA */ diff --git a/meta/packages/xorg-xserver/xserver-kdrive-glamo/w100-autofoo.patch b/meta/packages/xorg-xserver/xserver-kdrive-glamo/w100-autofoo.patch new file mode 100644 index 0000000000..b53e327dae --- /dev/null +++ b/meta/packages/xorg-xserver/xserver-kdrive-glamo/w100-autofoo.patch @@ -0,0 +1,54 @@ +Index: git/hw/kdrive/Makefile.am +=================================================================== +--- git.orig/hw/kdrive/Makefile.am	2006-09-02 12:12:13.000000000 +0200 ++++ git/hw/kdrive/Makefile.am	2006-09-02 12:12:14.000000000 +0200 +@@ -7,6 +7,10 @@ + FBDEV_SUBDIRS = fbdev epson + endif +  ++if KDRIVEW100 ++W100_SUBDIRS = w100 ++endif ++ + if XSDLSERVER + XSDL_SUBDIRS = sdl + endif +@@ -20,6 +24,7 @@ + 	linux			\ + 	$(XSDL_SUBDIRS)		\ + 	$(FBDEV_SUBDIRS)	\ ++	$(W100_SUBDIRS)		\ + 	$(VESA_SUBDIRS)		\ + 	$(XEPHYR_SUBDIRS)       \ + 	fake +Index: git/configure.ac +=================================================================== +--- git.orig/configure.ac	2006-09-02 12:12:14.000000000 +0200 ++++ git/configure.ac	2006-09-02 12:12:14.000000000 +0200 +@@ -442,6 +442,7 @@ + AC_ARG_ENABLE(kdrive,         AS_HELP_STRING([--enable-kdrive], [Build kdrive servers (default: no)]), [KDRIVE=$enableval], [KDRIVE=no]) + AC_ARG_ENABLE(xephyr,         AS_HELP_STRING([--enable-xephyr], [Build the kdrive Xephyr server (default: auto)]), [XEPHYR=$enableval], [XEPHYR=auto]) + AC_ARG_ENABLE(xsdl,           AS_HELP_STRING([--enable-xsdl], [Build the kdrive Xsdl server (default: auto)]), [XSDL=$enableval], [XSDL=auto]) ++AC_ARG_ENABLE(w100,           AS_HELP_STRING([--enable-w100], [Build the kdrive Xw100 server (default: no)]), [KDRIVEW100=$enableval], [KDRIVEW100=no]) + dnl xprint + AC_ARG_ENABLE(freetype,       AS_HELP_STRING([ --enable-freetype], [Build Xprint FreeType backend (default: yes)]), [XP_USE_FREETYPE=$enableval],[XP_USE_FREETYPE=no]) + AC_ARG_WITH(freetype-config,  AS_HELP_STRING([ --with-freetype-config=PROG], [Use FreeType configuration program PROG (default: auto)]), freetype_config=$withval, freetype_config=auto) +@@ -1519,6 +1520,10 @@ + AC_SUBST([XSDL_LIBS]) + AC_SUBST([XSDL_INCS]) +  ++AM_CONDITIONAL(KDRIVEW100, [test "x$KDRIVEW100" = xyes]) ++if test "x$KDRIVEW100" = xyes; then ++        AC_DEFINE(KDRIVEW100, 1, [Build Xw100 server]) ++fi +  + dnl these only go in xkb-config.h (which is shared by the Xorg and Xnest servers) + AC_DEFINE(__XKBDEFRULES__, "xorg", [Default XKB rules]) +@@ -1753,6 +1758,7 @@ + hw/kdrive/epson/Makefile + hw/kdrive/fake/Makefile + hw/kdrive/fbdev/Makefile ++hw/kdrive/w100/Makefile + hw/kdrive/i810/Makefile + hw/kdrive/linux/Makefile + hw/kdrive/mach64/Makefile diff --git a/meta/packages/xorg-xserver/xserver-kdrive-glamo/w100-fix-offscreen-bmp.patch b/meta/packages/xorg-xserver/xserver-kdrive-glamo/w100-fix-offscreen-bmp.patch new file mode 100644 index 0000000000..39bc22c6b3 --- /dev/null +++ b/meta/packages/xorg-xserver/xserver-kdrive-glamo/w100-fix-offscreen-bmp.patch @@ -0,0 +1,15 @@ +Patch suggested by Manuel Teira to actually enable offscreen pixmap  +acceleration in Xw100. Value 16 is empirical, works well on hx4700, +but in case of issues, consider double it (other accelerated drivers +use bigger values than 16). + +--- xorg-server-1.2.0/hw/kdrive/w100/ati_draw.c.org	2007-04-04 10:28:57.000000000 +0000 ++++ xorg-server-1.2.0/hw/kdrive/w100/ati_draw.c	2007-04-06 14:43:40.000000000 +0000 +@@ -433,6 +433,7 @@ +      * or kaaPixmapUseScreen. But this is probably caused by some bug in this +      * driver...  */ +     atis->kaa.flags |= KAA_OFFSCREEN_PIXMAPS; ++    atis->kaa.pitchAlign = 16; +     if (!kaaDrawInit(pScreen, &atis->kaa)) +         return FALSE; +  diff --git a/meta/packages/xorg-xserver/xserver-kdrive-glamo/w100-new-input-world-order.patch b/meta/packages/xorg-xserver/xserver-kdrive-glamo/w100-new-input-world-order.patch new file mode 100644 index 0000000000..239ae0bb67 --- /dev/null +++ b/meta/packages/xorg-xserver/xserver-kdrive-glamo/w100-new-input-world-order.patch @@ -0,0 +1,28 @@ +Index: xorg-server-1.4/hw/kdrive/w100/ati_stub.c +=================================================================== +--- xorg-server-1.4.orig/hw/kdrive/w100/ati_stub.c	2007-09-08 21:40:26.000000000 +0200 ++++ xorg-server-1.4/hw/kdrive/w100/ati_stub.c	2007-09-08 22:04:27.000000000 +0200 +@@ -74,10 +74,20 @@ + void + InitInput(int argc, char **argv) + { +-    KdInitInput(&LinuxMouseFuncs, &LinuxKeyboardFuncs); +-#ifdef TOUCHSCREEN +-    KdAddMouseDriver(&TsFuncs); ++    KdKeyboardInfo *ki; ++ ++    KdAddKeyboardDriver (&LinuxKeyboardDriver); ++    KdAddPointerDriver (&LinuxMouseDriver); ++    KdAddKeyboardDriver (&LinuxEvdevKeyboardDriver); ++    KdAddPointerDriver (&LinuxEvdevMouseDriver); ++#ifdef TSLIB ++    KdAddPointerDriver (&TsDriver); + #endif ++ ++    ki = KdParseKeyboard ("keyboard"); ++    KdAddKeyboard(ki); ++ ++    KdInitInput (); + } +  + void diff --git a/meta/packages/xorg-xserver/xserver-kdrive-glamo/w100.patch b/meta/packages/xorg-xserver/xserver-kdrive-glamo/w100.patch new file mode 100644 index 0000000000..1bb6f357c6 --- /dev/null +++ b/meta/packages/xorg-xserver/xserver-kdrive-glamo/w100.patch @@ -0,0 +1,6335 @@ +Index: git/hw/kdrive/w100/ati.c +=================================================================== +--- /dev/null	1970-01-01 00:00:00.000000000 +0000 ++++ git/hw/kdrive/w100/ati.c	2006-09-02 12:12:14.000000000 +0200 +@@ -0,0 +1,434 @@ ++/* ++ * Copyright © 2006 Alberto Mardegan <mardy@users.sourceforge.net> ++ * ++ * Permission to use, copy, modify, distribute, and sell this software and its ++ * documentation for any purpose is hereby granted without fee, provided that ++ * the above copyright notice appear in all copies and that both that ++ * copyright notice and this permission notice appear in supporting ++ * documentation, and that the name of Alberto Mardegan not be used in ++ * advertising or publicity pertaining to distribution of the software without ++ * specific, written prior permission.  Alberto Mardegan makes no ++ * representations about the suitability of this software for any purpose.  It ++ * is provided "as is" without express or implied warranty. ++ * ++ * ALBERTO MARDEGAN DISCLAIMS ALL WARRANTIES WITH REGARD TO THIS SOFTWARE, ++ * INCLUDING ALL IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS, IN NO ++ * EVENT SHALL ALBERTO MARDEGAN BE LIABLE FOR ANY SPECIAL, INDIRECT OR ++ * CONSEQUENTIAL DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, ++ * DATA OR PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER ++ * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR ++ * PERFORMANCE OF THIS SOFTWARE. ++ */ ++ ++#ifdef HAVE_CONFIG_H ++#include <kdrive-config.h> ++#endif ++#include "ati.h" ++#include "w100_regs.h" ++ ++ ++struct pci_id_entry ati_pci_ids[] = { ++    {0x1002, 0x5644, 0, "ATI Imageon 3200"}, ++    {0x1002, 0x5741, 0, "ATI Imageon 100"}, ++    {0x1002, 0x5744, 0, "ATI Imageon 3220"}, ++    {0, 0, 0, NULL} ++}; ++ ++ ++static Bool ++ATICardInit(KdCardInfo * card) ++{ ++    ATICardInfo *atic; ++    int i; ++    Bool initialized = FALSE; ++ ++    atic = xcalloc(sizeof(ATICardInfo), 1); ++    if (atic == NULL) ++        return FALSE; ++ ++#ifdef KDRIVEFBDEV ++    if (!initialized && fbdevInitialize(card, &atic->backend_priv.fbdev)) { ++        atic->use_fbdev = TRUE; ++        initialized = TRUE; ++        atic->backend_funcs.cardfini = fbdevCardFini; ++        atic->backend_funcs.scrfini = fbdevScreenFini; ++        atic->backend_funcs.initScreen = fbdevInitScreen; ++        atic->backend_funcs.finishInitScreen = fbdevFinishInitScreen; ++        atic->backend_funcs.createRes = fbdevCreateResources; ++        atic->backend_funcs.preserve = fbdevPreserve; ++        atic->backend_funcs.restore = fbdevRestore; ++        atic->backend_funcs.dpms = fbdevDPMS; ++        atic->backend_funcs.enable = fbdevEnable; ++        atic->backend_funcs.disable = fbdevDisable; ++        atic->backend_funcs.getColors = fbdevGetColors; ++        atic->backend_funcs.putColors = fbdevPutColors; ++#ifdef RANDR ++        atic->backend_funcs.randrSetConfig = fbdevRandRSetConfig; ++#endif ++    } ++#endif ++#ifdef KDRIVEVESA ++    if (!initialized && vesaInitialize(card, &atic->backend_priv.vesa)) { ++        atic->use_vesa = TRUE; ++        initialized = TRUE; ++        atic->backend_funcs.cardfini = vesaCardFini; ++        atic->backend_funcs.scrfini = vesaScreenFini; ++        atic->backend_funcs.initScreen = vesaInitScreen; ++        atic->backend_funcs.finishInitScreen = vesaFinishInitScreen; ++        atic->backend_funcs.createRes = vesaCreateResources; ++        atic->backend_funcs.preserve = vesaPreserve; ++        atic->backend_funcs.restore = vesaRestore; ++        atic->backend_funcs.dpms = vesaDPMS; ++        atic->backend_funcs.enable = vesaEnable; ++        atic->backend_funcs.disable = vesaDisable; ++        atic->backend_funcs.getColors = vesaGetColors; ++        atic->backend_funcs.putColors = vesaPutColors; ++#ifdef RANDR ++        atic->backend_funcs.randrSetConfig = vesaRandRSetConfig; ++#endif ++    } ++#endif ++ ++    if (!initialized || !ATIMap(card, atic)) { ++        xfree(atic); ++        return FALSE; ++    } ++ ++    card->driver = atic; ++ ++    for (i = 0; ati_pci_ids[i].name != NULL; i++) { ++        if (ati_pci_ids[i].device == card->attr.deviceID) { ++            atic->pci_id = &ati_pci_ids[i]; ++            break; ++        } ++    } ++ ++    ErrorF("Using ATI card: %s\n", atic->pci_id->name); ++ ++    return TRUE; ++} ++ ++static void ++ATICardFini(KdCardInfo * card) ++{ ++    ATICardInfo *atic = (ATICardInfo *) card->driver; ++ ++    ATIUnmap(card, atic); ++    atic->backend_funcs.cardfini(card); ++} ++ ++/* ++ * Once screen->off_screen_base is set, this function ++ * allocates the remaining memory appropriately ++ */ ++ ++static void ++ATISetOffscreen(KdScreenInfo * screen) ++{ ++    ATICardInfo(screen); ++    int screen_size; ++    char *mmio = atic->reg_base; ++ ++    /* check (and adjust) pitch */ ++    if (mmio) { ++        int byteStride = screen->fb[0].byteStride; ++        int bitStride; ++        int pixelStride; ++        int bpp = screen->fb[0].bitsPerPixel; ++ ++        /* ++         * Ensure frame buffer is correctly aligned ++         */ ++        if (byteStride & 0x3f) { ++            byteStride = (byteStride + 0x3f) & ~0x3f; ++            bitStride = byteStride * 8; ++            pixelStride = bitStride / bpp; ++ ++            screen->fb[0].byteStride = byteStride; ++            screen->fb[0].pixelStride = pixelStride; ++        } ++    } ++ ++    screen_size = screen->fb[0].byteStride * screen->height; ++ ++    screen->off_screen_base = screen_size; ++ ++} ++ ++static Bool ++ATIScreenInit(KdScreenInfo * screen) ++{ ++    ATIScreenInfo *atis; ++    ATICardInfo(screen); ++    Bool success = FALSE; ++ ++    atis = xcalloc(sizeof(ATIScreenInfo), 1); ++    if (atis == NULL) ++        return FALSE; ++ ++    atis->atic = atic; ++    atis->screen = screen; ++    screen->driver = atis; ++ ++    if (screen->fb[0].depth == 0) ++        screen->fb[0].depth = 16; ++#ifdef KDRIVEFBDEV ++    if (atic->use_fbdev) { ++        success = fbdevScreenInitialize(screen, &atis->backend_priv.fbdev); ++    } ++#endif ++#ifdef KDRIVEVESA ++    if (atic->use_vesa) { ++        success = vesaScreenInitialize(screen, &atis->backend_priv.vesa); ++    } ++#endif ++ ++    if (!success) { ++        screen->driver = NULL; ++        xfree(atis); ++        return FALSE; ++    } ++ ++    ErrorF ++        ("Offscreen memory at offset %08x, memory base %08x, size %08x\n", ++         screen->off_screen_base, screen->memory_base, ++         screen->memory_size); ++    ATISetOffscreen(screen); ++ ++    return TRUE; ++} ++ ++#ifdef RANDR ++static Bool ++ATIRandRSetConfig(ScreenPtr pScreen, ++                  Rotation randr, int rate, RRScreenSizePtr pSize) ++{ ++    KdScreenPriv(pScreen); ++    KdScreenInfo *screen = pScreenPriv->screen; ++    ATICardInfo *atic = screen->card->driver; ++    Bool ret; ++ ++    ATIDrawDisable(pScreen); ++    ret = atic->backend_funcs.randrSetConfig(pScreen, randr, rate, pSize); ++    ATISetOffscreen(screen); ++    /* ++     * Set frame buffer mapping ++     */ ++    (*pScreen->ModifyPixmapHeader) (fbGetScreenPixmap(pScreen), ++                                    pScreen->width, ++                                    pScreen->height, ++                                    screen->fb[0].depth, ++                                    screen->fb[0].bitsPerPixel, ++                                    screen->fb[0].byteStride, ++                                    screen->fb[0].frameBuffer); ++ ++    ATIDrawEnable(pScreen); ++    return ret; ++} ++ ++static Bool ++ATIRandRInit(ScreenPtr pScreen) ++{ ++    rrScrPrivPtr pScrPriv; ++ ++    pScrPriv = rrGetScrPriv(pScreen); ++    pScrPriv->rrSetConfig = ATIRandRSetConfig; ++    return TRUE; ++} ++#endif ++ ++static void ++ATIScreenFini(KdScreenInfo * screen) ++{ ++    ATIScreenInfo *atis = (ATIScreenInfo *) screen->driver; ++    ATICardInfo *atic = screen->card->driver; ++ ++    atic->backend_funcs.scrfini(screen); ++    xfree(atis); ++    screen->driver = 0; ++} ++ ++Bool ++ATIMap(KdCardInfo * card, ATICardInfo * atic) ++{ ++    atic->mem_base = (CARD8 *) KdMapDevice(ATI_MEM_BASE(card), ++                                           ATI_MEM_SIZE(card)); ++ ++    if (atic->mem_base == NULL) ++        return FALSE; ++    atic->reg_base = atic->mem_base + 0x10000;  /* XXX */ ++ ++    KdSetMappedMode(ATI_MEM_BASE(card), ATI_MEM_SIZE(card), ++                    KD_MAPPED_MODE_REGISTERS); ++ ++    return TRUE; ++} ++ ++void ++ATIUnmap(KdCardInfo * card, ATICardInfo * atic) ++{ ++    if (atic->reg_base) { ++        KdResetMappedMode(ATI_REG_BASE(card), ATI_REG_SIZE(card), ++                          KD_MAPPED_MODE_REGISTERS); ++        KdUnmapDevice((void *) atic->reg_base, ATI_REG_SIZE(card)); ++        atic->reg_base = 0; ++    } ++} ++ ++static Bool ++ATIInitScreen(ScreenPtr pScreen) ++{ ++    KdScreenPriv(pScreen); ++    ATICardInfo(pScreenPriv); ++ ++    return atic->backend_funcs.initScreen(pScreen); ++} ++ ++static Bool ++ATIFinishInitScreen(ScreenPtr pScreen) ++{ ++    KdScreenPriv(pScreen); ++    ATICardInfo(pScreenPriv); ++ ++    if (!atic->backend_funcs.finishInitScreen(pScreen)) ++        return FALSE; ++#ifdef RANDR ++    if (!ATIRandRInit(pScreen)) ++        return FALSE; ++#endif ++    return TRUE; ++} ++ ++static Bool ++ATICreateResources(ScreenPtr pScreen) ++{ ++    KdScreenPriv(pScreen); ++    ATICardInfo(pScreenPriv); ++ ++    return atic->backend_funcs.createRes(pScreen); ++} ++ ++static void ++ATIPreserve(KdCardInfo * card) ++{ ++    ATICardInfo *atic = card->driver; ++ ++    atic->backend_funcs.preserve(card); ++} ++ ++static void ++ATIRestore(KdCardInfo * card) ++{ ++    ATICardInfo *atic = card->driver; ++ ++    ATIUnmap(card, atic); ++ ++    atic->backend_funcs.restore(card); ++} ++ ++static Bool ++ATIDPMS(ScreenPtr pScreen, int mode) ++{ ++    KdScreenPriv(pScreen); ++    ATICardInfo(pScreenPriv); ++ ++    return atic->backend_funcs.dpms(pScreen, mode); ++} ++ ++static Bool ++ATIEnable(ScreenPtr pScreen) ++{ ++    KdScreenPriv(pScreen); ++    ATICardInfo(pScreenPriv); ++    mc_ext_mem_location_u eml; ++    char *mmio; ++ ++    if (!atic->backend_funcs.enable(pScreen)) ++        return FALSE; ++ ++    if ((atic->reg_base == NULL) ++        && !ATIMap(pScreenPriv->screen->card, atic)) ++        return FALSE; ++ ++    mmio = atic->reg_base; ++    eml.val = MMIO_IN32(mmio, mmMC_EXT_MEM_LOCATION); ++    atic->ext_mem_location = eml.f.mc_ext_mem_start << 8; ++    ATISetOffscreen(pScreenPriv->screen); ++ ++    return TRUE; ++} ++ ++static void ++ATIDisable(ScreenPtr pScreen) ++{ ++    KdScreenPriv(pScreen); ++    ATICardInfo(pScreenPriv); ++ ++    ATIUnmap(pScreenPriv->card, atic); ++ ++    atic->backend_funcs.disable(pScreen); ++} ++ ++static void ++ATIGetColors(ScreenPtr pScreen, int fb, int n, xColorItem * pdefs) ++{ ++    KdScreenPriv(pScreen); ++    ATICardInfo(pScreenPriv); ++ ++    atic->backend_funcs.getColors(pScreen, fb, n, pdefs); ++} ++ ++static void ++ATIPutColors(ScreenPtr pScreen, int fb, int n, xColorItem * pdefs) ++{ ++    KdScreenPriv(pScreen); ++    ATICardInfo(pScreenPriv); ++ ++    atic->backend_funcs.putColors(pScreen, fb, n, pdefs); ++} ++ ++/* Compute log base 2 of val. */ ++int ++ATILog2(int val) ++{ ++    int bits; ++ ++    for (bits = 0; val != 0; val >>= 1, ++bits); ++    return bits - 1; ++} ++ ++ ++ ++KdCardFuncs ATIFuncs = { ++    ATICardInit,                /* cardinit */ ++    ATIScreenInit,              /* scrinit */ ++    ATIInitScreen,              /* initScreen */ ++    ATIFinishInitScreen,        /* finishInitScreen */ ++    ATICreateResources,         /* createRes */ ++    ATIPreserve,                /* preserve */ ++    ATIEnable,                  /* enable */ ++    ATIDPMS,                    /* dpms */ ++    ATIDisable,                 /* disable */ ++    ATIRestore,                 /* restore */ ++    ATIScreenFini,              /* scrfini */ ++    ATICardFini,                /* cardfini */ ++ ++#define ATICursorInit 0 ++#define ATICursorEnable 0 ++#define ATICursorDisable 0 ++#define ATICursorFini 0 ++#define ATIRecolorCursor 0 ++    ATICursorInit,              /* initCursor */ ++    ATICursorEnable,            /* enableCursor */ ++    ATICursorDisable,           /* disableCursor */ ++    ATICursorFini,              /* finiCursor */ ++    ATIRecolorCursor,           /* recolorCursor */ ++ ++    ATIDrawInit,                /* initAccel */ ++    ATIDrawEnable,              /* enableAccel */ ++    ATIDrawDisable,             /* disableAccel */ ++    ATIDrawFini,                /* finiAccel */ ++ ++    ATIGetColors,               /* getColors */ ++    ATIPutColors,               /* putColors */ ++}; +Index: git/hw/kdrive/w100/ati_cursor.c +=================================================================== +--- /dev/null	1970-01-01 00:00:00.000000000 +0000 ++++ git/hw/kdrive/w100/ati_cursor.c	2006-09-02 12:12:14.000000000 +0200 +@@ -0,0 +1,93 @@ ++/* ++ * Copyright © 2006 Alberto Mardegan <mardy@users.sourceforge.net> ++ * ++ * Permission to use, copy, modify, distribute, and sell this software and its ++ * documentation for any purpose is hereby granted without fee, provided that ++ * the above copyright notice appear in all copies and that both that ++ * copyright notice and this permission notice appear in supporting ++ * documentation, and that the name of Alberto Mardegan not be used in ++ * advertising or publicity pertaining to distribution of the software without ++ * specific, written prior permission.  Alberto Mardegan makes no ++ * representations about the suitability of this software for any purpose.  It ++ * is provided "as is" without express or implied warranty. ++ * ++ * ALBERTO MARDEGAN DISCLAIMS ALL WARRANTIES WITH REGARD TO THIS SOFTWARE, ++ * INCLUDING ALL IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS, IN NO ++ * EVENT SHALL ALBERTO MARDEGAN BE LIABLE FOR ANY SPECIAL, INDIRECT OR ++ * CONSEQUENTIAL DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, ++ * DATA OR PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER ++ * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR ++ * PERFORMANCE OF THIS SOFTWARE. ++ */ ++ ++#ifdef HAVE_CONFIG_H ++#include <kdrive-config.h> ++#endif ++#include "ati.h" ++#include "cursorstr.h" ++#include "ati_draw.h" ++ ++static void ++ATIMoveCursor(ScreenPtr pScreen, int x, int y) ++{ ++} ++ ++ ++static Bool ++ATIRealizeCursor(ScreenPtr pScreen, CursorPtr pCursor) ++{ ++    return FALSE; ++} ++ ++ ++static Bool ++ATIUnrealizeCursor(ScreenPtr pScreen, CursorPtr pCursor) ++{ ++    return TRUE; ++} ++ ++ ++static void ++ATISetCursor(ScreenPtr pScreen, CursorPtr pCursor, int x, int y) ++{ ++} ++ ++ ++miPointerSpriteFuncRec ATIPointerSpriteFuncs = { ++    ATIRealizeCursor, ++    ATIUnrealizeCursor, ++    ATISetCursor, ++    ATIMoveCursor, ++}; ++ ++ ++void ++ATICursorEnable(ScreenPtr pScreen) ++{ ++} ++ ++ ++void ++ATICursorDisable(ScreenPtr pScreen) ++{ ++} ++ ++ ++Bool ++ATICursorInit(ScreenPtr pScreen) ++{ ++    return FALSE; ++} ++ ++ ++void ++ATIRecolorCursor(ScreenPtr pScreen, int ndef, xColorItem * pdef) ++{ ++    return; ++} ++ ++ ++void ++ATICursorFini(ScreenPtr pScreen) ++{ ++} +Index: git/hw/kdrive/w100/ati_dma.c +=================================================================== +--- /dev/null	1970-01-01 00:00:00.000000000 +0000 ++++ git/hw/kdrive/w100/ati_dma.c	2006-09-02 12:12:14.000000000 +0200 +@@ -0,0 +1,333 @@ ++/* ++ * Copyright © 2006 Alberto Mardegan <mardy@users.sourceforge.net> ++ * ++ * Permission to use, copy, modify, distribute, and sell this software and its ++ * documentation for any purpose is hereby granted without fee, provided that ++ * the above copyright notice appear in all copies and that both that ++ * copyright notice and this permission notice appear in supporting ++ * documentation, and that the name of Alberto Mardegan not be used in ++ * advertising or publicity pertaining to distribution of the software without ++ * specific, written prior permission.  Alberto Mardegan makes no ++ * representations about the suitability of this software for any purpose.  It ++ * is provided "as is" without express or implied warranty. ++ * ++ * ALBERTO MARDEGAN DISCLAIMS ALL WARRANTIES WITH REGARD TO THIS SOFTWARE, ++ * INCLUDING ALL IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS, IN NO ++ * EVENT SHALL ALBERTO MARDEGAN BE LIABLE FOR ANY SPECIAL, INDIRECT OR ++ * CONSEQUENTIAL DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, ++ * DATA OR PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER ++ * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR ++ * PERFORMANCE OF THIS SOFTWARE. ++ */ ++ ++#include <sys/time.h> ++ ++#include "ati.h" ++#include "w100_regs.h" ++#include "w100_const.h" ++#include "ati_dma.h" ++#include "ati_draw.h" ++ ++ ++#define DEBUG_FIFO 0 ++ ++extern CARD32 w100_microcode[][2]; ++ ++#if DEBUG_FIFO ++static void ++ATIDebugFifo(ATIScreenInfo * atis) ++{ ++    ATICardInfo *atic = atis->atic; ++    char *mmio = atic->reg_base; ++ ++    ErrorF("mmCP_CSQ_CNTL: 0x%08x\n", MMIO_IN32(mmio, mmCP_CSQ_CNTL)); ++    ErrorF("mmCP_CSQ_STAT: 0x%08x\n", MMIO_IN32(mmio, mmCP_CSQ_STAT)); ++    ErrorF("mmRBBM_STATUS: 0x%08x\n", MMIO_IN32(mmio, mmRBBM_STATUS)); ++} ++#endif ++ ++static void ++ATIUploadMicrocode(ATIScreenInfo * atis) ++{ ++    ATICardInfo *atic = atis->atic; ++    char *mmio = atic->reg_base; ++    int i; ++ ++    MMIO_OUT32(mmio, mmCP_ME_RAM_ADDR, 0); ++    for (i = 0; i < 256; i++) { ++        MMIO_OUT32(mmio, mmCP_ME_RAM_DATAH, w100_microcode[i][1]); ++        MMIO_OUT32(mmio, mmCP_ME_RAM_DATAL, w100_microcode[i][0]); ++    } ++} ++ ++/* Required when reading from video memory after acceleration to make sure all ++ * data has been flushed to video memory from the pixel cache. ++ */ ++static void ++ATIFlushPixelCache(ATIScreenInfo * atis) ++{ ++    ATICardInfo *atic = atis->atic; ++    char *mmio = atic->reg_base; ++    rbbm_status_u rs; ++    TIMEOUT_LOCALS; ++ ++    WHILE_NOT_TIMEOUT(.2) { ++        rs.val = MMIO_IN32(mmio, mmRBBM_STATUS); ++        if (!rs.f.gui_active) ++            break; ++    } ++    if (TIMEDOUT()) ++        ErrorF("Timeout flushing pixel cache.\n"); ++} ++ ++static void ++ATIEngineReset(ATIScreenInfo * atis) ++{ ++    ATICardInfo *atic = atis->atic; ++    char *mmio = atic->reg_base; ++    CARD32 sclk_cntl; ++    sclk_cntl_u sc; ++    rbbm_soft_reset_u rsr; ++ ++#if DEBUG_FIFO ++    ErrorF("Engine Reset!\n"); ++    ATIDebugFifo(atis); ++#endif ++ ++    ATIFlushPixelCache(atis); ++ ++    sc.val = sclk_cntl = MMIO_IN32(mmio, mmSCLK_CNTL); ++    sc.f.sclk_force_e2 = sc.f.sclk_force_e3 = sc.f.sclk_force_idct = 1; ++    MMIO_OUT32(mmio, mmSCLK_CNTL, sc.val); ++ ++    rsr.val = 0; ++    rsr.f.soft_reset_e2 = 1; ++    MMIO_OUT32(mmio, mmRBBM_SOFT_RESET, rsr.val); ++    MMIO_OUT32(mmio, mmRBBM_SOFT_RESET, 0); ++ ++    MMIO_OUT32(mmio, mmSCLK_CNTL, sclk_cntl); ++} ++ ++inline void ++ATIWaitAvailMMIO(ATIScreenInfo * atis, int n) ++{ ++    ATICardInfo *atic = atis->atic; ++    char *mmio = atic->reg_base; ++    rbbm_status_u rs; ++    TIMEOUT_LOCALS; ++ ++    if (atis->mmio_avail >= n) { ++        atis->mmio_avail -= n; ++        return; ++    } ++    WHILE_NOT_TIMEOUT(.2) { ++        rs.val = MMIO_IN32(mmio, mmRBBM_STATUS); ++        atis->mmio_avail = rs.f.cmdfifo_avail; ++        if (atis->mmio_avail >= n) ++            break; ++        ErrorF("Available %d slots.\n", atis->mmio_avail); ++    } ++    if (TIMEDOUT()) { ++        ErrorF("Timeout waiting for %d MMIO slots.\n", n); ++        ATIEngineReset(atis); ++        ATIDrawSetup(atis->screen->pScreen); ++    } ++    atis->mmio_avail -= n; ++} ++ ++ ++void ++ATIWaitIdle(ATIScreenInfo * atis) ++{ ++    ATICardInfo *atic = atis->atic; ++    char *mmio = atic->reg_base; ++    rbbm_status_u rs; ++    TIMEOUT_LOCALS; ++ ++    /* Empty the fifo */ ++    ATIWaitAvailMMIO(atis, 16); ++ ++    WHILE_NOT_TIMEOUT(.2) { ++        rs.val = MMIO_IN32(mmio, mmRBBM_STATUS); ++        if (!rs.f.gui_active) ++            break; ++#if DEBUG_FIFO ++        ATIDebugFifo(atis); ++#endif ++        /* don't know if this is needed, but it's in aticore */ ++        MMIO_IN32(mmio, mmCP_RB_RPTR); ++    } ++    if (TIMEDOUT()) { ++        ErrorF("Timeout idling accelerator, resetting...\n"); ++        ATIEngineReset(atis); ++        ATIDrawSetup(atis->screen->pScreen); ++    } ++ ++    ATIFlushPixelCache(atis); ++ ++#if DEBUG_FIFO ++    ErrorF("Idle?\n"); ++    ATIDebugFifo(atis); ++#endif ++} ++ ++ ++static Bool ++ATIDMAInit(ScreenPtr pScreen, Bool use_agp) ++{ ++    KdScreenPriv(pScreen); ++    ATIScreenInfo(pScreenPriv); ++    ATICardInfo(pScreenPriv); ++    char *mmio = atic->reg_base; ++    int dma_offset, rbsize = 10; ++    wrap_start_dir_u wsd; ++    wrap_buf_a_u wba; ++    cp_rb_cntl_u rc; ++    cp_csq_cntl_u cc; ++    CARD32 mem_offset; ++ ++    /* with rbsize = 10, DMA buffer will be of 0x2000 (8192) bytes */ ++    atis->ring_count = 1 << (rbsize + 1); ++    atis->ring_mask = atis->ring_count - 1; ++    atis->ring_len = atis->ring_count * 4; ++    atis->dma_space = KdOffscreenAlloc(pScreen, atis->ring_len, ++                                       16, TRUE, NULL, NULL); ++    if (atis->dma_space == NULL) ++        return FALSE; ++ ++    wsd.val = MMIO_IN32(mmio, mmWRAP_START_DIR); ++    atis->ring_addr = ++        (CARD32 *) (atic->mem_base + (wsd.f.start_addr << 1)); ++    dma_offset = atis->dma_space->offset; ++ ++    ATIUploadMicrocode(atis); ++    ATIEngineReset(atis); ++ ++    atis->ring_read = 0; ++    atis->ring_write = 0; ++    atis->ring_free = atis->ring_count; ++ ++    mem_offset = atic->ext_mem_location + atis->dma_space->offset; ++    MMIO_OUT32(mmio, mmCP_RB_BASE, mem_offset); ++    MMIO_OUT32(mmio, mmCP_RB_WPTR, atis->ring_write); ++    MMIO_OUT32(mmio, mmCP_RB_RPTR, atis->ring_read); ++    MMIO_OUT32(mmio, mmCP_RB_RPTR_ADDR, 0); ++ ++    wba.val = 0; ++    wba.f.offset_addr_a = mem_offset; ++    switch (rbsize) { ++    case 9: ++        wba.f.block_size_a = WB_BLOCK_SIZE_A_0; ++        break; ++    case 10: ++        wba.f.block_size_a = WB_BLOCK_SIZE_A_1; ++        break; ++    case 11: ++        wba.f.block_size_a = WB_BLOCK_SIZE_A_2; ++        break; ++    case 12: ++        wba.f.block_size_a = WB_BLOCK_SIZE_A_3; ++        break; ++    case 13: ++        wba.f.block_size_a = WB_BLOCK_SIZE_A_4; ++        break; ++    } ++    MMIO_OUT32(mmio, mmWRAP_BUF_A, wba.val); ++ ++    rc.val = 0; ++    rc.f.rb_no_update = 1; ++    rc.f.rb_bufsz = rbsize; ++    MMIO_OUT32(mmio, mmCP_RB_CNTL, rc.val); ++ ++    cc.val = 0; ++    cc.f.csq_mode = CSQ_CNTL_MODE_FREERUN; ++    MMIO_OUT32(mmio, mmCP_CSQ_CNTL, cc.val); ++ ++    return TRUE; ++} ++ ++static Bool ++ATIDMAFini(ScreenPtr pScreen) ++{ ++    KdScreenPriv(pScreen); ++    ATIScreenInfo(pScreenPriv); ++    ATICardInfo(pScreenPriv); ++    char *mmio = atic->reg_base; ++ ++    MMIO_OUT32(mmio, mmCP_CSQ_CNTL, 0); ++ ++    ATIEngineReset(atis); ++ ++    //KdOffscreenFree(pScreen, atis->dma_space); ++ ++    return TRUE; ++} ++ ++void ++ATIDMASetup(ScreenPtr pScreen) ++{ ++    KdScreenPriv(pScreen); ++    ATIScreenInfo(pScreenPriv); ++ ++    atis->using_dma = FALSE; ++    atis->using_pio = FALSE; ++    if (ATIDMAInit(pScreen, FALSE)) ++        atis->using_dma = TRUE; ++ ++    if (atis->using_dma) ++        ErrorF("Initialized DMA\n"); ++} ++ ++void ++ATIDMATeardown(ScreenPtr pScreen) ++{ ++    KdScreenPriv(pScreen); ++    ATIScreenInfo(pScreenPriv); ++ ++    ATIWaitIdle(atis); ++ ++    if (atis->using_dma) ++        ATIDMAFini(pScreen); ++ ++    atis->using_pio = FALSE; ++    atis->using_dma = FALSE; ++} ++ ++ ++CARD32 * ++ATIRequestEntries(ATIScreenInfo * atis, int n) ++{ ++    char *mmio = atis->atic->reg_base; ++    CARD32 *ptr; ++    TIMEOUT_LOCALS; ++ ++    WHILE_NOT_TIMEOUT(1) { ++        if (atis->ring_free > n) { ++            ptr = atis->ring_addr + atis->ring_write; ++            return ptr; ++        } ++        atis->ring_read = MMIO_IN32(mmio, mmCP_RB_RPTR); ++        atis->ring_write = MMIO_IN32(mmio, mmCP_RB_WPTR); ++ ++        if (atis->ring_read == atis->ring_write) { ++            atis->ring_free = atis->ring_count; ++        } else { ++            atis->ring_free = ++                (atis->ring_count + ++                 atis->ring_read - atis->ring_write) & atis->ring_mask; ++        } ++    } ++    if (TIMEDOUT()) ++        ErrorF("Timeout waiting for %d entries.\n", n); ++    return NULL; ++} ++ ++void ++ATISubmitEntries(ATIScreenInfo * atis, int n) ++{ ++    char *mmio = atis->atic->reg_base; ++    atis->ring_free -= n; ++    atis->ring_write += n; ++    atis->ring_write &= atis->ring_mask; ++    MMIO_OUT32(mmio, mmCP_RB_WPTR, atis->ring_write); ++} +Index: git/hw/kdrive/w100/ati_dma.h +=================================================================== +--- /dev/null	1970-01-01 00:00:00.000000000 +0000 ++++ git/hw/kdrive/w100/ati_dma.h	2006-09-02 12:12:14.000000000 +0200 +@@ -0,0 +1,176 @@ ++/* ++ * Copyright © 2004 Eric Anholt ++ * ++ * Permission to use, copy, modify, distribute, and sell this software and its ++ * documentation for any purpose is hereby granted without fee, provided that ++ * the above copyright notice appear in all copies and that both that ++ * copyright notice and this permission notice appear in supporting ++ * documentation, and that the name of Eric Anholt not be used in ++ * advertising or publicity pertaining to distribution of the software without ++ * specific, written prior permission.  Eric Anholt makes no ++ * representations about the suitability of this software for any purpose.  It ++ * is provided "as is" without express or implied warranty. ++ * ++ * ERIC ANHOLT DISCLAIMS ALL WARRANTIES WITH REGARD TO THIS SOFTWARE, ++ * INCLUDING ALL IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS, IN NO ++ * EVENT SHALL ERIC ANHOLT BE LIABLE FOR ANY SPECIAL, INDIRECT OR ++ * CONSEQUENTIAL DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, ++ * DATA OR PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER ++ * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR ++ * PERFORMANCE OF THIS SOFTWARE. ++ */ ++/* $Header: /cvs/xserver/xserver/hw/kdrive/ati/ati_dma.h,v 1.5 2005-01-27 05:25:57 anholt Exp $ */ ++ ++#ifndef _ATI_DMA_H_ ++#define _ATI_DMA_H_ ++ ++#define CCE_DEBUG 1 ++ ++/* CCE packet defines */ ++ ++#define ATI_CCE_PACKETTYPE_MASK			0xc0000000 ++#define ATI_CCE_PACKET0				0x00000000 ++#define ATI_CCE_PACKET0_COUNT_MASK		0x3fff0000 ++#define ATI_CCE_PACKET0_ONE_REG_WR		0x00008000 ++#define ATI_CCE_PACKET0_REG_MASK		0x000007ff ++#define ATI_CCE_PACKET1				0x40000000 ++#define ATI_CCE_PACKET1_REG_1			0x000007ff ++#define ATI_CCE_PACKET1_REG_2			0x003ff800 ++#define ATI_CCE_PACKET1_REG_2_SHIFT		10 ++#define ATI_CCE_PACKET2				0x80000000 ++#define ATI_CCE_PACKET3				0xc0000000 ++#define ATI_CCE_PACKET3_COUNT_MASK		0x3fff0000 ++#define ATI_CCE_PACKET3_IT_OPCODE_MASK		0x0000ff00 ++ ++ ++#if !CCE_DEBUG ++#define DMA_PACKET0(reg, count)						\ ++	(ATI_CCE_PACKET0 | (((count) - 1) << 16) | ((reg) >> 2)) ++#else ++#define DMA_PACKET0(reg, count)						\ ++	(__packet0count = (count), __reg = (reg),			\ ++	ATI_CCE_PACKET0 | (((count) - 1) << 16) | ((reg) >> 2)) ++#endif ++#define DMA_PACKET1(reg1, reg2)						\ ++	(ATI_CCE_PACKET1 |						\ ++	(((reg2) >> 2) << ATI_CCE_PACKET1_REG_2_SHIFT) |  ((reg1) >> 2)) ++#define DMA_PACKET3(type, count)					\ ++	((type) | (((count) - 1) << 16)) ++ ++ ++ ++#ifdef USE_DMA ++ ++#if !CCE_DEBUG ++ ++#define RING_LOCALS	\ ++	CARD32 *__head; int __count ++#define BEGIN_DMA(n) \ ++do {  \ ++    __head = ATIRequestEntries(atis, n);  \ ++	__count = 0;							\ ++} while (0) ++#define END_DMA() do {							\ ++	ATISubmitEntries(atis, __count);    \ ++} while (0) ++ ++#else /* CCE_DEBUG */ ++#define RING_LOCALS	\ ++	CARD32 *__head; int __count, __total, __reg, __packet0count ++#define BEGIN_DMA(n) \ ++do {  \ ++    __head = ATIRequestEntries(atis, n);  \ ++	__count = 0;							\ ++	__total = n;							\ ++	__reg = 0;								\ ++	__packet0count = 0;								\ ++} while (0) ++#define END_DMA() do {							\ ++	if (__count != __total)						\ ++		FatalError("count != total (%d vs %d) at %s:%d\n",	 \ ++		     __count, __total, __FILE__, __LINE__);		\ ++	ATISubmitEntries(atis, __count);    \ ++} while (0) ++ ++#endif /* CCE_DEBUG */ ++ ++#define BEGIN_DMA_REG(n) BEGIN_DMA(n * 2) ++#define END_DMA_REG() END_DMA() ++ ++#define OUT_REG(reg, val)						\ ++do {									\ ++	OUT_RING(DMA_PACKET0(reg, 1));					\ ++	OUT_RING(val);							\ ++} while (0) ++ ++ ++#else  /* USE_DMA */ ++ ++ ++#define RING_LOCALS	char *__mmio = atis->atic->reg_base ++#define BEGIN_DMA_REG(n) \ ++do {  \ ++    ATIWaitAvailMMIO(atis, n); \ ++} while (0) ++#define END_DMA_REG() do {} while (0) ++#define OUT_REG(reg, val) MMIO_OUT32(__mmio, reg, val) ++#endif  /* USE_DMA */ ++ ++ ++#define OUT_RING(val) do {						\ ++	__head[__count++] = (val);					\ ++} while (0) ++ ++#define OUT_RING_REG(reg, val) do {					\ ++	if (__reg != reg)						\ ++		FatalError("unexpected reg (0x%x vs 0x%x) at %s:%d\n",	\ ++		    reg, __reg, __FILE__, __LINE__);			\ ++	if (__packet0count-- <= 0)					\ ++		FatalError("overrun of packet0 at %s:%d\n",		\ ++		    __FILE__, __LINE__);				\ ++	__head[__count++] = (val);					\ ++	__reg += 4;							\ ++} while (0) ++ ++#define OUT_RING_F(x) OUT_RING(GET_FLOAT_BITS(x)) ++ ++#define TIMEOUT_LOCALS struct timeval _target, _curtime ++ ++static inline Bool ++tv_le(struct timeval *tv1, struct timeval *tv2) ++{ ++	if (tv1->tv_sec < tv2->tv_sec || ++	    (tv1->tv_sec == tv2->tv_sec && tv1->tv_usec < tv2->tv_usec)) ++		return TRUE; ++	else ++		return FALSE; ++} ++ ++#define WHILE_NOT_TIMEOUT(_timeout)					\ ++	gettimeofday(&_target, NULL);					\ ++	_target.tv_usec += ((_timeout) * 1000000);			\ ++	_target.tv_sec += _target.tv_usec / 1000000;			\ ++	_target.tv_usec = _target.tv_usec % 1000000;			\ ++	while (gettimeofday(&_curtime, NULL), tv_le(&_curtime, &_target)) ++ ++#define TIMEDOUT()	(!tv_le(&_curtime, &_target)) ++ ++ ++void ++ATIFlushIndirect(ATIScreenInfo *atis, Bool discard); ++ ++void ++ATIDMASetup(ScreenPtr pScreen); ++ ++void ++ATIDMATeardown(ScreenPtr pScreen); ++ ++CARD32 * ++ATIRequestEntries(ATIScreenInfo *atis, int n); ++ ++void ++ATISubmitEntries(ATIScreenInfo *atis, int n); ++ ++inline void ++ATIWaitAvailMMIO(ATIScreenInfo *atis, int n); ++#endif /* _ATI_DMA_H_ */ +Index: git/hw/kdrive/w100/ati_draw.c +=================================================================== +--- /dev/null	1970-01-01 00:00:00.000000000 +0000 ++++ git/hw/kdrive/w100/ati_draw.c	2006-09-02 12:12:14.000000000 +0200 +@@ -0,0 +1,477 @@ ++/* ++ * Copyright © 2006 Alberto Mardegan <mardy@users.sourceforge.net> ++ * ++ * Permission to use, copy, modify, distribute, and sell this software and its ++ * documentation for any purpose is hereby granted without fee, provided that ++ * the above copyright notice appear in all copies and that both that ++ * copyright notice and this permission notice appear in supporting ++ * documentation, and that the name of Alberto Mardegan not be used in ++ * advertising or publicity pertaining to distribution of the software without ++ * specific, written prior permission.  Alberto Mardegan makes no ++ * representations about the suitability of this software for any purpose.  It ++ * is provided "as is" without express or implied warranty. ++ * ++ * ALBERTO MARDEGAN DISCLAIMS ALL WARRANTIES WITH REGARD TO THIS SOFTWARE, ++ * INCLUDING ALL IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS, IN NO ++ * EVENT SHALL ALBERTO MARDEGAN BE LIABLE FOR ANY SPECIAL, INDIRECT OR ++ * CONSEQUENTIAL DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, ++ * DATA OR PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER ++ * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR ++ * PERFORMANCE OF THIS SOFTWARE. ++ */ ++ ++#define USE_DMA ++#define DRAW_USING_PACKET3 ++ ++#ifdef HAVE_CONFIG_H ++#include <kdrive-config.h> ++#endif ++#include "ati.h" ++#include "w100_regs.h" ++#include "w100_const.h" ++#include "ati_dma.h" ++#include "ati_draw.h" ++#include "kaa.h" ++ ++ ++CARD8 ATISolidRop[16] = { ++                                /* GXclear      */ 0x00, ++                                /* 0 */ ++                                /* GXand        */ 0xa0, ++                                /* src AND dst */ ++                                /* GXandReverse */ 0x50, ++                                /* src AND NOT dst */ ++                                /* GXcopy       */ 0xf0, ++                                /* src */ ++                                /* GXandInverted */ 0x0a, ++                                /* NOT src AND dst */ ++                                /* GXnoop       */ 0xaa, ++                                /* dst */ ++                                /* GXxor        */ 0x5a, ++                                /* src XOR dst */ ++                                /* GXor         */ 0xfa, ++                                /* src OR dst */ ++                                /* GXnor        */ 0x05, ++                                /* NOT src AND NOT dst */ ++                                /* GXequiv      */ 0xa5, ++                                /* NOT src XOR dst */ ++                                /* GXinvert     */ 0x55, ++                                /* NOT dst */ ++                                /* GXorReverse  */ 0xf5, ++                                /* src OR NOT dst */ ++                                /* GXcopyInverted */ 0x0f, ++                                /* NOT src */ ++                                /* GXorInverted */ 0xaf, ++                                /* NOT src OR dst */ ++                                /* GXnand       */ 0x5f, ++                                /* NOT src OR NOT dst */ ++                                /* GXset        */ 0xff, ++                                /* 1 */ ++}; ++ ++CARD8 ATIBltRop[16] = { ++                                /* GXclear      */ 0x00, ++                                /* 0 */ ++                                /* GXand        */ 0x88, ++                                /* src AND dst */ ++                                /* GXandReverse */ 0x44, ++                                /* src AND NOT dst */ ++                                /* GXcopy       */ 0xcc, ++                                /* src */ ++                                /* GXandInverted */ 0x22, ++                                /* NOT src AND dst */ ++                                /* GXnoop       */ 0xaa, ++                                /* dst */ ++                                /* GXxor        */ 0x66, ++                                /* src XOR dst */ ++                                /* GXor         */ 0xee, ++                                /* src OR dst */ ++                                /* GXnor        */ 0x11, ++                                /* NOT src AND NOT dst */ ++                                /* GXequiv      */ 0x99, ++                                /* NOT src XOR dst */ ++                                /* GXinvert     */ 0x55, ++                                /* NOT dst */ ++                                /* GXorReverse  */ 0xdd, ++                                /* src OR NOT dst */ ++                                /* GXcopyInverted */ 0x33, ++                                /* NOT src */ ++                                /* GXorInverted */ 0xbb, ++                                /* NOT src OR dst */ ++                                /* GXnand       */ 0x77, ++                                /* NOT src OR NOT dst */ ++                                /* GXset        */ 0xff, ++                                /* 1 */ ++}; ++ ++static int copydx, copydy; ++static ATIScreenInfo *accel_atis; ++static char *accel_mmio; ++ ++ ++void ++ATIDrawSetup(ScreenPtr pScreen) ++{ ++    KdScreenPriv(pScreen); ++    ATIScreenInfo(pScreenPriv); ++    default_sc_bottom_right_u dsbr; ++    RING_LOCALS; ++ ++    dsbr.val = 0; ++    dsbr.f.default_sc_right = dsbr.f.default_sc_bottom = W100_MAXINT; ++ ++    BEGIN_DMA_REG(2); ++    OUT_REG(mmDEFAULT_SC_BOTTOM_RIGHT, dsbr.val); ++    OUT_REG(mmSRC_SC_BOTTOM_RIGHT, dsbr.val); ++    END_DMA_REG(); ++} ++ ++static void ++ATIWaitMarker(ScreenPtr pScreen, int marker) ++{ ++    KdScreenPriv(pScreen); ++    ATIScreenInfo(pScreenPriv); ++ ++    ENTER_DRAW(0); ++    ATIWaitIdle(atis); ++    LEAVE_DRAW(0); ++} ++ ++ ++#if ATI_TRACE_DRAW ++void ++ATIEnterDraw(PixmapPtr pPix, const char *function) ++{ ++    if (pPix != NULL) { ++        KdScreenPriv(pPix->drawable.pScreen); ++        CARD32 offset; ++ ++        offset = ((CARD8 *) pPix->devPrivate.ptr - ++                  pScreenPriv->screen->memory_base); ++ ++        ErrorF("Enter %s 0x%x (%dx%dx%d/%d)\n", function, offset, ++               pPix->drawable.width, pPix->drawable.height, ++               pPix->drawable.depth, pPix->drawable.bitsPerPixel); ++    } else ++        ErrorF("Enter %s\n", function); ++} ++ ++void ++ATILeaveDraw(PixmapPtr pPix, const char *function) ++{ ++    if (pPix != NULL) { ++        KdScreenPriv(pPix->drawable.pScreen); ++        CARD32 offset; ++ ++        offset = ((CARD8 *) pPix->devPrivate.ptr - ++                  pScreenPriv->screen->memory_base); ++ ++        ErrorF("Leave %s 0x%x\n", function, offset); ++    } else ++        ErrorF("Leave %s\n", function); ++} ++#endif ++ ++/* Assumes that depth 15 and 16 can be used as depth 16, which is okay since we ++ * require src and dest datatypes to be equal. ++ */ ++static Bool ++ATIGetDatatypeBpp(int bpp, CARD32 * type) ++{ ++    switch (bpp) { ++    case 8: ++        *type = DATATYPE_8BPP; ++        return TRUE; ++    case 16: ++        *type = DATATYPE_ARGB1555; ++        return TRUE; ++    default: ++        ATI_FALLBACK(("Unsupported bpp: %d\n", bpp)); ++        return FALSE; ++    } ++} ++ ++ ++Bool ++ATIGetPixmapOffsetPitch(PixmapPtr pPix, CARD32 * pitch, CARD32 * offset) ++{ ++    KdScreenPriv(pPix->drawable.pScreen); ++    ATICardInfo(pScreenPriv); ++ ++    /* XXX this only works for surfaces allocated in external memory */ ++    *offset = ((CARD8 *) pPix->devPrivate.ptr - ++               pScreenPriv->screen->memory_base) + atic->ext_mem_location; ++    *pitch = pPix->devKind >> 1; ++ ++    return TRUE; ++} ++ ++ ++static Bool ++ATIPrepareSolid(PixmapPtr pPix, int alu, Pixel pm, Pixel fg) ++{ ++    KdScreenPriv(pPix->drawable.pScreen); ++    ATIScreenInfo(pScreenPriv); ++    ATICardInfo(pScreenPriv); ++    CARD32 datatype, dst_pitch, dst_offset; ++    dp_gui_master_cntl_u gmc; ++    dp_cntl_u dp_cntl; ++    RING_LOCALS; ++ ++    accel_atis = atis; ++    accel_mmio = atic->reg_base; ++ ++    if (!ATIGetDatatypeBpp(pPix->drawable.bitsPerPixel, &datatype)) ++        return FALSE; ++    if (!ATIGetPixmapOffsetPitch(pPix, &dst_pitch, &dst_offset)) ++        return FALSE; ++ ++    ENTER_DRAW(pPix); ++ ++    gmc.val = 0; ++    gmc.f.gmc_dst_pitch_offset_cntl = 1; ++    gmc.f.gmc_dst_clipping = 1; ++    gmc.f.gmc_brush_datatype = BRUSH_SOLIDCOLOR; ++    gmc.f.gmc_dst_datatype = datatype; ++    gmc.f.gmc_src_datatype = datatype; ++    gmc.f.gmc_byte_pix_order = 1; ++    gmc.f.gmc_rop3 = ATISolidRop[alu]; ++    gmc.f.gmc_dp_src_source = SOURCE_MEM_RECTANGULAR; ++    gmc.f.gmc_clr_cmp_fcn_dis = 1; ++    gmc.f.gmc_dp_op = OP_ROP; ++ ++    dp_cntl.val = 0; ++    dp_cntl.f.dst_x_dir = 1; ++    dp_cntl.f.dst_y_dir = 1; ++ ++    BEGIN_DMA_REG(6); ++    OUT_REG(mmDST_PITCH, dst_pitch); ++    OUT_REG(mmDST_OFFSET, dst_offset); ++    OUT_REG(mmDP_GUI_MASTER_CNTL, gmc.val); ++    OUT_REG(mmDP_BRUSH_FRGD_CLR, fg); ++    OUT_REG(mmDP_WRITE_MSK, pm); ++    OUT_REG(mmDP_CNTL, dp_cntl.val); ++    END_DMA_REG(); ++ ++    LEAVE_DRAW(pPix); ++    return TRUE; ++} ++ ++static void ++ATISolid(int x1, int y1, int x2, int y2) ++{ ++    ENTER_DRAW(0); ++    ATIScreenInfo *atis = accel_atis; ++    RING_LOCALS; ++ ++#ifdef DRAW_USING_PACKET3 ++    BEGIN_DMA(3); ++    OUT_RING(DMA_PACKET3(W100_CCE_PACKET3_PAINT_MULTI, 2)); ++    OUT_RING((x1 << 16) | y1); ++    OUT_RING(((x2 - x1) << 16) | (y2 - y1)); ++    END_DMA(); ++#elif defined DRAW_USING_PACKET0 ++    BEGIN_DMA(3); ++    OUT_RING(DMA_PACKET0(mmDST_Y_X, 2)); ++    OUT_RING_REG(mmDST_Y_X, (y1 << 16) | x1); ++    OUT_RING_REG(mmDST_HEIGHT_WIDTH, ((y2 - y1) << 16) | (x2 - x1)); ++    END_DMA(); ++#else ++    BEGIN_DMA_REG(2); ++    OUT_REG(mmDST_Y_X, (y1 << 16) | x1); ++    OUT_REG(mmDST_HEIGHT_WIDTH, ((y2 - y1) << 16) | (x2 - x1)); ++    END_DMA_REG(); ++#endif ++    LEAVE_DRAW(0); ++} ++ ++ ++static void ++ATIDoneSolid(void) ++{ ++    ENTER_DRAW(0); ++    LEAVE_DRAW(0); ++} ++ ++ ++static Bool ++ATIPrepareCopy(PixmapPtr pSrc, PixmapPtr pDst, int dx, int dy, int alu, ++               Pixel pm) ++{ ++    KdScreenPriv(pDst->drawable.pScreen); ++    ATIScreenInfo(pScreenPriv); ++    ATICardInfo(pScreenPriv); ++    CARD32 datatype, src_pitch, src_offset, dst_pitch, dst_offset; ++    dp_gui_master_cntl_u gmc; ++    dp_cntl_u dp_cntl; ++    dp_datatype_u dpdt; ++    RING_LOCALS; ++ ++    accel_mmio = atic->reg_base; ++    copydx = dx; ++    copydy = dy; ++    accel_atis = atis; ++ ++    if (!ATIGetDatatypeBpp(pDst->drawable.bitsPerPixel, &datatype)) ++        return FALSE; ++    if (!ATIGetPixmapOffsetPitch(pSrc, &src_pitch, &src_offset)) ++        return FALSE; ++    if (!ATIGetPixmapOffsetPitch(pDst, &dst_pitch, &dst_offset)) ++        return FALSE; ++ ++    ENTER_DRAW(pDst); ++ ++    gmc.val = 0; ++    gmc.f.gmc_src_pitch_offset_cntl = 1; ++    gmc.f.gmc_dst_pitch_offset_cntl = 1; ++    gmc.f.gmc_src_clipping = 1; ++    gmc.f.gmc_dst_clipping = 1; ++    gmc.f.gmc_brush_datatype = BRUSH_NONE; ++    gmc.f.gmc_dst_datatype = datatype; ++    gmc.f.gmc_src_datatype = datatype; ++    gmc.f.gmc_byte_pix_order = 1; ++    gmc.f.gmc_rop3 = ATIBltRop[alu]; ++    gmc.f.gmc_dp_src_source = SOURCE_MEM_RECTANGULAR; ++    gmc.f.gmc_clr_cmp_fcn_dis = 1; ++    gmc.f.gmc_dp_op = OP_ROP; ++ ++    dp_cntl.val = 0; ++    if (dx >= 0) ++        dp_cntl.f.dst_x_dir = 1; ++    if (dy >= 0) ++        dp_cntl.f.dst_y_dir = 1; ++ ++    dpdt.val = 0; ++    dpdt.f.dp_dst_datatype = datatype; ++    dpdt.f.dp_src_datatype = datatype; ++    dpdt.f.dp_byte_pix_order = 1; ++ ++    BEGIN_DMA_REG(8); ++    OUT_REG(mmSRC_PITCH, src_pitch); ++    OUT_REG(mmSRC_OFFSET, src_offset); ++    OUT_REG(mmDST_PITCH, dst_pitch); ++    OUT_REG(mmDST_OFFSET, dst_offset); ++    OUT_REG(mmDP_GUI_MASTER_CNTL, gmc.val); ++    OUT_REG(mmDP_WRITE_MSK, pm); ++    OUT_REG(mmDP_CNTL, dp_cntl.val); ++    OUT_REG(mmDP_DATATYPE, dpdt.val); ++    END_DMA_REG(); ++ ++    LEAVE_DRAW(pDst); ++    return TRUE; ++} ++ ++static void ++ATICopy(int srcX, int srcY, int dstX, int dstY, int w, int h) ++{ ++    ATIScreenInfo *atis = accel_atis; ++    RING_LOCALS; ++ ++    ENTER_DRAW(0); ++#ifndef DRAW_USING_PACKET3 ++    if (copydx < 0) { ++        srcX += w - 1; ++        dstX += w - 1; ++    } ++    if (copydy < 0) { ++        srcY += h - 1; ++        dstY += h - 1; ++    } ++#endif ++ ++#ifdef DRAW_USING_PACKET3 ++    BEGIN_DMA(4); ++    OUT_RING(DMA_PACKET3(W100_CCE_PACKET3_BITBLT_MULTI, 3)); ++    OUT_RING((srcX << 16) | srcY); ++    OUT_RING((dstX << 16) | dstY); ++    OUT_RING((w << 16) | h); ++    END_DMA(); ++#elif defined DRAW_USING_PACKET0 ++    BEGIN_DMA(4); ++    OUT_RING(DMA_PACKET0(mmSRC_Y_X, 3)); ++    OUT_RING_REG(mmSRC_Y_X, (srcY << 16) | srcX); ++    OUT_RING_REG(mmDST_Y_X, (dstY << 16) | dstX); ++    OUT_RING_REG(mmDST_HEIGHT_WIDTH, (h << 16) | w); ++    END_DMA(); ++#else ++    BEGIN_DMA_REG(3); ++    OUT_REG(mmSRC_Y_X, (srcY << 16) | srcX); ++    OUT_REG(mmDST_Y_X, (dstY << 16) | dstX); ++    OUT_REG(mmDST_HEIGHT_WIDTH, (h << 16) | w); ++    END_DMA_REG(); ++#endif ++    LEAVE_DRAW(0); ++} ++ ++ ++static void ++ATIDoneCopy(void) ++{ ++    ENTER_DRAW(0); ++    LEAVE_DRAW(0); ++} ++ ++ ++Bool ++ATIDrawInit(ScreenPtr pScreen) ++{ ++    KdScreenPriv(pScreen); ++    ATIScreenInfo(pScreenPriv); ++ ++    ErrorF("Screen: %d/%d depth/bpp\n", pScreenPriv->screen->fb[0].depth, ++           pScreenPriv->screen->fb[0].bitsPerPixel); ++ ++    memset(&atis->kaa, 0, sizeof(KaaScreenInfoRec)); ++    atis->kaa.waitMarker = ATIWaitMarker; ++    atis->kaa.PrepareSolid = ATIPrepareSolid; ++    atis->kaa.Solid = ATISolid; ++    atis->kaa.DoneSolid = ATIDoneSolid; ++    atis->kaa.PrepareCopy = ATIPrepareCopy; ++    atis->kaa.Copy = ATICopy; ++    atis->kaa.DoneCopy = ATIDoneCopy; ++    /* XXX if this flag isn't specified, Kdrive crashes in kaaPixmapUseMemory ++     * or kaaPixmapUseScreen. But this is probably caused by some bug in this ++     * driver...  */ ++    atis->kaa.flags |= KAA_OFFSCREEN_PIXMAPS; ++    if (!kaaDrawInit(pScreen, &atis->kaa)) ++        return FALSE; ++ ++    return TRUE; ++} ++ ++ ++void ++ATIDrawEnable(ScreenPtr pScreen) ++{ ++    KdScreenPriv(pScreen); ++    ATIScreenInfo(pScreenPriv); ++ ++    ATIDMASetup(pScreen); ++    ATIDrawSetup(pScreen); ++ ++    atis->scratch_area = NULL; ++    atis->kaa.PrepareBlend = NULL; ++    atis->kaa.Blend = NULL; ++    atis->kaa.DoneBlend = NULL; ++    atis->kaa.CheckComposite = NULL; ++    atis->kaa.PrepareComposite = NULL; ++    atis->kaa.Composite = NULL; ++    atis->kaa.DoneComposite = NULL; ++    atis->kaa.UploadToScreen = NULL; ++    atis->kaa.UploadToScratch = NULL; ++ ++ ++    kaaMarkSync(pScreen); ++} ++ ++void ++ATIDrawDisable(ScreenPtr pScreen) ++{ ++    ATIDMATeardown(pScreen); ++} ++ ++void ++ATIDrawFini(ScreenPtr pScreen) ++{ ++    kaaDrawFini(pScreen); ++} +Index: git/hw/kdrive/w100/ati_draw.h +=================================================================== +--- /dev/null	1970-01-01 00:00:00.000000000 +0000 ++++ git/hw/kdrive/w100/ati_draw.h	2006-09-02 12:12:14.000000000 +0200 +@@ -0,0 +1,107 @@ ++/* ++ * Copyright © 2004 Eric Anholt ++ * ++ * Permission to use, copy, modify, distribute, and sell this software and its ++ * documentation for any purpose is hereby granted without fee, provided that ++ * the above copyright notice appear in all copies and that both that ++ * copyright notice and this permission notice appear in supporting ++ * documentation, and that the name of Eric Anholt not be used in ++ * advertising or publicity pertaining to distribution of the software without ++ * specific, written prior permission.  Eric Anholt makes no ++ * representations about the suitability of this software for any purpose.  It ++ * is provided "as is" without express or implied warranty. ++ * ++ * ERIC ANHOLT DISCLAIMS ALL WARRANTIES WITH REGARD TO THIS SOFTWARE, ++ * INCLUDING ALL IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS, IN NO ++ * EVENT SHALL ERIC ANHOLT BE LIABLE FOR ANY SPECIAL, INDIRECT OR ++ * CONSEQUENTIAL DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, ++ * DATA OR PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER ++ * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR ++ * PERFORMANCE OF THIS SOFTWARE. ++ */ ++/* $Header: /cvs/xserver/xserver/hw/kdrive/ati/ati_draw.h,v 1.9 2005-02-21 03:44:10 anholt Exp $ */ ++ ++#ifndef _ATI_DRAW_H_ ++#define _ATI_DRAW_H_ ++ ++Bool ATIGetOffsetPitch(ATIScreenInfo *atis, int bpp, CARD32 *pitch_offset, ++    int offset, int pitch); ++Bool ATIGetPixmapOffsetPitch(PixmapPtr pPix, CARD32 *pitch, CARD32 *offset); ++ ++Bool R128CheckComposite(int op, PicturePtr pSrcPicture, PicturePtr pMaskPicture, ++    PicturePtr pDstPicture); ++Bool R128PrepareComposite(int op, PicturePtr pSrcPicture, ++    PicturePtr pMaskPicture, PicturePtr pDstPicture, PixmapPtr pSrc, ++    PixmapPtr pMask, PixmapPtr pDst); ++void R128Composite(int srcX, int srcY, int maskX, int maskY, int dstX, int dstY, ++    int w, int h); ++void R128DoneComposite(void); ++ ++Bool R128PrepareTrapezoids(PicturePtr pDstPicture, PixmapPtr pDst); ++void R128Trapezoids(KaaTrapezoid *traps, int ntraps); ++void R128DoneTrapezoids(void); ++ ++Bool R100CheckComposite(int op, PicturePtr pSrcPicture, PicturePtr pMaskPicture, ++    PicturePtr pDstPicture); ++Bool R100PrepareComposite(int op, PicturePtr pSrcPicture, ++    PicturePtr pMaskPicture, PicturePtr pDstPicture, PixmapPtr pSrc, ++    PixmapPtr pMask, PixmapPtr pDst); ++Bool R200CheckComposite(int op, PicturePtr pSrcPicture, PicturePtr pMaskPicture, ++    PicturePtr pDstPicture); ++Bool R200PrepareComposite(int op, PicturePtr pSrcPicture, ++    PicturePtr pMaskPicture, PicturePtr pDstPicture, PixmapPtr pSrc, ++    PixmapPtr pMask, PixmapPtr pDst); ++void RadeonComposite(int srcX, int srcY, int maskX, int maskY, int dstX, ++    int dstY, int w, int h); ++void RadeonDoneComposite(void); ++ ++Bool RadeonPrepareTrapezoids(PicturePtr pDstPicture, PixmapPtr pDst); ++void RadeonTrapezoids(KaaTrapezoid *traps, int ntraps); ++void RadeonDoneTrapezoids(void); ++ ++void RadeonSwitchTo2D(ATIScreenInfo *atis); ++void RadeonSwitchTo3D(ATIScreenInfo *atis); ++void ATIWaitIdle(ATIScreenInfo *atis); ++ ++#define ATI_TRACE_FALL 0 ++#define ATI_TRACE_DRAW 1 ++ ++#if ATI_TRACE_FALL ++#define ATI_FALLBACK(x)			\ ++do {					\ ++	ErrorF("%s: ", __FUNCTION__);	\ ++	ErrorF x;			\ ++	return FALSE;			\ ++} while (0) ++#else ++#define ATI_FALLBACK(x) return FALSE ++#endif ++ ++#if ATI_TRACE_DRAW ++#define ENTER_DRAW(pix) ATIEnterDraw(pix, __FUNCTION__) ++#define LEAVE_DRAW(pix) ATILeaveDraw(pix, __FUNCTION__) ++ ++void ++ATIEnterDraw (PixmapPtr pPixmap, const char *function); ++ ++void ++ATILeaveDraw (PixmapPtr pPixmap, const char *function); ++#else /* ATI_TRACE */ ++#define ENTER_DRAW(pix) ++#define LEAVE_DRAW(pix) ++#endif /* !ATI_TRACE */ ++ ++#ifndef USE_DMA ++/* if DMA is not going to be used, drawing using PACKET3 or PACKET0 won't ++ * be possible */ ++#ifdef DRAW_USING_PACKET3 ++#undef DRAW_USING_PACKET3 ++#endif ++ ++#ifdef DRAW_USING_PACKET0 ++#undef DRAW_USING_PACKET0 ++#endif ++ ++#endif /* USE_DMA */ ++ ++#endif /* _ATI_DRAW_H_ */ +Index: git/hw/kdrive/w100/ati.h +=================================================================== +--- /dev/null	1970-01-01 00:00:00.000000000 +0000 ++++ git/hw/kdrive/w100/ati.h	2006-09-02 12:12:14.000000000 +0200 +@@ -0,0 +1,256 @@ ++/* ++ * $Id: ati.h,v 1.18 2005-06-10 02:14:44 anholt Exp $ ++ * ++ * Copyright © 2003 Eric Anholt ++ * ++ * Permission to use, copy, modify, distribute, and sell this software and its ++ * documentation for any purpose is hereby granted without fee, provided that ++ * the above copyright notice appear in all copies and that both that ++ * copyright notice and this permission notice appear in supporting ++ * documentation, and that the name of Eric Anholt not be used in ++ * advertising or publicity pertaining to distribution of the software without ++ * specific, written prior permission.  Eric Anholt makes no ++ * representations about the suitability of this software for any purpose.  It ++ * is provided "as is" without express or implied warranty. ++ * ++ * ERIC ANHOLT DISCLAIMS ALL WARRANTIES WITH REGARD TO THIS SOFTWARE, ++ * INCLUDING ALL IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS, IN NO ++ * EVENT SHALL ERIC ANHOLT BE LIABLE FOR ANY SPECIAL, INDIRECT OR ++ * CONSEQUENTIAL DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, ++ * DATA OR PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER ++ * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR ++ * PERFORMANCE OF THIS SOFTWARE. ++ */ ++/* $Header: /cvs/xserver/xserver/hw/kdrive/ati/ati.h,v 1.18 2005-06-10 02:14:44 anholt Exp $ */ ++ ++#ifndef _ATI_H_ ++#define _ATI_H_ ++ ++#ifdef HAVE_CONFIG_H ++#include <kdrive-config.h> ++#endif ++ ++#ifdef KDRIVEFBDEV ++#include <fbdev.h> ++#endif ++#ifdef KDRIVEVESA ++#include <vesa.h> ++#endif ++ ++#include "kxv.h" ++ ++ ++#define ATI_MEM_BASE(c)    (0x08000000) ++#define ATI_MEM_SIZE(c)    (0x01000000) ++#define ATI_REG_BASE(c)		(ATI_MEM_BASE(c) + 0x10000) /* the 0x08000000 must be obtained from /proc/iomem, the 0x10000 from ReadCfgReg(cfgREG_BASE) << 16) & 0xff0000 */ ++#define ATI_REG_SIZE(c)		(0x2000) ++ ++#ifdef __powerpc__ ++ ++static __inline__ void ++MMIO_OUT32(__volatile__ void *base, const unsigned long offset, ++	   const unsigned int val) ++{ ++	__asm__ __volatile__( ++			"stwbrx %1,%2,%3\n\t" ++			"eieio" ++			: "=m" (*((volatile unsigned char *)base+offset)) ++			: "r" (val), "b" (base), "r" (offset)); ++} ++ ++static __inline__ CARD32 ++MMIO_IN32(__volatile__ void *base, const unsigned long offset) ++{ ++	register unsigned int val; ++	__asm__ __volatile__( ++			"lwbrx %0,%1,%2\n\t" ++			"eieio" ++			: "=r" (val) ++			: "b" (base), "r" (offset), ++			"m" (*((volatile unsigned char *)base+offset))); ++	return val; ++} ++ ++#else ++ ++#define MMIO_OUT32(mmio, a, v)		(*(VOL32 *)((mmio) + (a)) = (v)) ++#define MMIO_IN32(mmio, a)		(*(VOL32 *)((mmio) + (a))) ++ ++#endif ++ ++#define MMIO_OUT8(mmio, a, v)		(*(VOL8 *)((mmio) + (a)) = (v)) ++#define MMIO_IN8(mmio, a, v)		(*(VOL8 *)((mmio) + (a))) ++ ++ ++typedef volatile CARD8	VOL8; ++typedef volatile CARD16	VOL16; ++typedef volatile CARD32	VOL32; ++ ++struct pci_id_entry { ++	CARD16 vendor; ++	CARD16 device; ++	CARD8 caps; ++	char *name; ++}; ++ ++struct backend_funcs { ++	void    (*cardfini)(KdCardInfo *); ++	void    (*scrfini)(KdScreenInfo *); ++	Bool    (*initScreen)(ScreenPtr); ++	Bool    (*finishInitScreen)(ScreenPtr pScreen); ++	Bool	(*createRes)(ScreenPtr); ++	void    (*preserve)(KdCardInfo *); ++	void    (*restore)(KdCardInfo *); ++	Bool    (*dpms)(ScreenPtr, int); ++	Bool    (*enable)(ScreenPtr); ++	void    (*disable)(ScreenPtr); ++	void    (*getColors)(ScreenPtr, int, int, xColorItem *); ++	void    (*putColors)(ScreenPtr, int, int, xColorItem *); ++#ifdef RANDR ++	Bool	(*randrSetConfig) (ScreenPtr, Rotation, int, RRScreenSizePtr); ++#endif ++}; ++ ++typedef struct _ATICardInfo { ++	union { ++#ifdef KDRIVEFBDEV ++		FbdevPriv fbdev; ++#endif ++#ifdef KDRIVEVESA ++		VesaCardPrivRec vesa; ++#endif ++	} backend_priv; ++	struct backend_funcs backend_funcs; ++ ++	struct pci_id_entry *pci_id; ++	CARD8 *mem_base; ++	CARD8 *reg_base; ++    CARD32  fb_location; ++    CARD32  ext_mem_location; ++	Bool use_fbdev, use_vesa; ++} ATICardInfo; ++ ++#define getATICardInfo(kd)	((ATICardInfo *) ((kd)->card->driver)) ++#define ATICardInfo(kd)		ATICardInfo *atic = getATICardInfo(kd) ++ ++typedef struct _ATICursor { ++	int		width, height; ++	int		xhot, yhot; ++	 ++	Bool		has_cursor; ++	CursorPtr	pCursor; ++	Pixel		source, mask; ++	KdOffscreenArea *area; ++} ATICursor; ++ ++typedef struct _ATIPortPriv { ++	int brightness; ++	int saturation; ++	RegionRec clip; ++	CARD32 size; ++	KdOffscreenArea *off_screen; ++	DrawablePtr pDraw; ++	PixmapPtr pPixmap; ++ ++	CARD32 src_offset; ++	CARD32 src_pitch; ++	CARD8 *src_addr; ++ ++	int id; ++	int src_x1, src_y1, src_x2, src_y2; ++	int dst_x1, dst_y1, dst_x2, dst_y2; ++	int src_w, src_h, dst_w, dst_h; ++} ATIPortPrivRec, *ATIPortPrivPtr; ++ ++typedef struct _ATIScreenInfo { ++	union { ++#ifdef KDRIVEFBDEV ++		FbdevScrPriv fbdev; ++#endif ++#ifdef KDRIVEVESA ++		VesaScreenPrivRec vesa; ++#endif ++	} backend_priv; ++	KaaScreenInfoRec kaa; ++ ++	ATICardInfo *atic; ++	KdScreenInfo *screen; ++ ++	int		scratch_offset; ++	int		scratch_next; ++	KdOffscreenArea *scratch_area; ++ ++	ATICursor	cursor; ++ ++	KdVideoAdaptorPtr pAdaptor; ++	int		num_texture_ports; ++ ++	Bool		using_pio;	/* If we use decode DMA packets to MMIO. */ ++	Bool		using_dma;	/* If we use non-DRI DMA to submit packets. */ ++ ++	KdOffscreenArea *dma_space;	/* For "DMA" from framebuffer. */ ++	CARD32		*ring_addr;	/* Beginning of ring buffer. */ ++	int		ring_write;	/* Index of write ptr in ring. */ ++	int		ring_read;	/* Index of read ptr in ring. */ ++	int		ring_len; ++	int		ring_mask; ++	int		ring_count; ++	int		ring_free; ++ ++ ++	int		mmio_avail; ++} ATIScreenInfo; ++ ++#define getATIScreenInfo(kd)	((ATIScreenInfo *) ((kd)->screen->driver)) ++#define ATIScreenInfo(kd)	ATIScreenInfo *atis = getATIScreenInfo(kd) ++ ++typedef union { float f; CARD32 i; } fi_type; ++ ++ ++/* ati.c */ ++Bool ++ATIMap(KdCardInfo *card, ATICardInfo *atic); ++ ++void ++ATIUnmap(KdCardInfo *card, ATICardInfo *atic); ++ ++/* ati_draw.c */ ++void ++ATIDrawSetup(ScreenPtr pScreen); ++ ++Bool ++ATIDrawInit(ScreenPtr pScreen); ++ ++void ++ATIDrawEnable(ScreenPtr pScreen); ++ ++void ++ATIDrawDisable(ScreenPtr pScreen); ++ ++void ++ATIDrawFini(ScreenPtr pScreen); ++ ++ ++/* ati_cursor.c */ ++Bool ++ATICursorInit(ScreenPtr pScreen); ++ ++void ++ATICursorEnable(ScreenPtr pScreen); ++ ++void ++ATICursorDisable(ScreenPtr pScreen); ++ ++void ++ATICursorFini(ScreenPtr pScreen); ++ ++void ++ATIRecolorCursor(ScreenPtr pScreen, int ndef, xColorItem *pdef); ++ ++int ++ATILog2(int val); ++ ++ ++extern KdCardFuncs ATIFuncs; ++ ++#endif /* _ATI_H_ */ +Index: git/hw/kdrive/w100/ati_microcode.c +=================================================================== +--- /dev/null	1970-01-01 00:00:00.000000000 +0000 ++++ git/hw/kdrive/w100/ati_microcode.c	2006-09-02 12:12:14.000000000 +0200 +@@ -0,0 +1,412 @@ ++/* ++ * Copyright © 2006 Alberto Mardegan <mardy@users.sourceforge.net> ++ * ++ * Permission to use, copy, modify, distribute, and sell this software and its ++ * documentation for any purpose is hereby granted without fee, provided that ++ * the above copyright notice appear in all copies and that both that ++ * copyright notice and this permission notice appear in supporting ++ * documentation, and that the name of Alberto Mardegan not be used in ++ * advertising or publicity pertaining to distribution of the software without ++ * specific, written prior permission.  Alberto Mardegan makes no ++ * representations about the suitability of this software for any purpose.  It ++ * is provided "as is" without express or implied warranty. ++ * ++ * ALBERTO MARDEGAN DISCLAIMS ALL WARRANTIES WITH REGARD TO THIS SOFTWARE, ++ * INCLUDING ALL IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS, IN NO ++ * EVENT SHALL ALBERTO MARDEGAN BE LIABLE FOR ANY SPECIAL, INDIRECT OR ++ * CONSEQUENTIAL DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, ++ * DATA OR PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER ++ * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR ++ * PERFORMANCE OF THIS SOFTWARE. ++ */ ++ ++/* CCE microcode (from ATI) */ ++ ++#include "ati.h" ++ ++ ++CARD32 w100_microcode[][2] = { ++    {0x21007000, 0x00000000} ++    , ++    {0x20007000, 0x00000000} ++    , ++    {0x00000098, 0x00000004} ++    , ++    {0x0000009c, 0x00000004} ++    , ++    {0x66544a49, 0x00000000} ++    , ++    {0x49494174, 0x00000000} ++    , ++    {0x54517d83, 0x00000000} ++    , ++    {0x498d8b64, 0x00000000} ++    , ++    {0x49494949, 0x00000000} ++    , ++    {0x49b6493c, 0x00000000} ++    , ++    {0x49494949, 0x00000000} ++    , ++    {0x49494949, 0x00000000} ++    , ++    {0x49490d10, 0x00000000} ++    , ++    {0x000f0000, 0x00000016} ++    , ++    {0x30292027, 0x00000000} ++    , ++    {0x00000012, 0x00000004} ++    , ++    {0x000f0000, 0x00000016} ++    , ++    {0x30292427, 0x00000000} ++    , ++    {0x0000730f, 0x00000002} ++    ,                           /* mmIDCT_CONTROL */ ++    {0x00061000, 0x00000002} ++    , ++    {0x0000001d, 0x0000001a} ++    , ++    {0x00004000, 0x0000001e} ++    , ++    {0x00061000, 0x00000002} ++    , ++    {0x0000001d, 0x0000001a} ++    , ++    {0x00004000, 0x0000001e} ++    , ++    {0x00061000, 0x00000002} ++    , ++    {0x0000001d, 0x0000001a} ++    , ++    {0x00004000, 0x0000001e} ++    , ++    {0x00000013, 0x00000004} ++    , ++    {0x0003803a, 0x00000002} ++    , ++    {0x04006300, 0x00000002} ++    ,                           /* mmIDCT_RUNS */ ++    {0x00000013, 0x00000004} ++    , ++    {0x00007300, 0x00000002} ++    ,                           /* mmIDCT_RUNS */ ++    {0x00065000, 0x00000002} ++    , ++    {0x00003301, 0x00000002} ++    ,                           /* mmIDCT_LEVELS */ ++    {0x04006301, 0x00000006} ++    ,                           /* mmIDCT_LEVELS */ ++    {0x00007300, 0x00000002} ++    ,                           /* mmIDCT_RUNS */ ++    {0x00007301, 0x00000002} ++    ,                           /* mmIDCT_LEVELS */ ++    {0x00007301, 0x00000006} ++    ,                           /* mmIDCT_LEVELS */ ++    {0x0003803a, 0x00000002} ++    , ++    {0x04006300, 0x00000006} ++    ,                           /* mmIDCT_RUNS */ ++    {0x00a05000, 0x00000002} ++    , ++    {0x00000039, 0x0000000c} ++    , ++    {0x00000000, 0x00000002} ++    , ++    {0x00007300, 0x00000002} ++    ,                           /* mmIDCT_RUNS */ ++    {0x00007301, 0x00000002} ++    ,                           /* mmIDCT_LEVELS */ ++    {0x00007301, 0x00000002} ++    ,                           /* mmIDCT_LEVELS */ ++    {0x0060002a, 0x00000004} ++    , ++    {0x00007488, 0x00000002} ++    ,                           /* mmE2_ARITHMETIC_CNTL */ ++    {0x0003803b, 0x00000002} ++    , ++    {0x00098000, 0x00000002} ++    , ++    {0x00200000, 0x00000002} ++    , ++    {0x00000039, 0x0000000c} ++    , ++    {0x00007465, 0x00000002} ++    ,                           /* mmDST_X_Y */ ++    {0x00007464, 0x00000002} ++    ,                           /* mmSRC_X_Y */ ++    {0x00007478, 0x00000002} ++    ,                           /* mmMVC_CNTL_START */ ++    {0x00600034, 0x00000004} ++    , ++    {0x00000000, 0x00000006} ++    , ++    {0xffffffff, 0x00000000} ++    , ++    {0x00000006, 0x00000000} ++    , ++    {0x01605000, 0x00000002} ++    , ++    {0x00065000, 0x00000002} ++    , ++    {0x00098000, 0x00000002} ++    , ++    {0x00061000, 0x00000002} ++    , ++    {0x64c0603d, 0x00000004} ++    , ++    {0x00080000, 0x00000016} ++    , ++    {0x00000000, 0x00000000} ++    , ++    {0x0400241d, 0x00000002} ++    ,                           /* mmBRUSH_Y_X */ ++    {0x00007424, 0x00000002} ++    ,                           /* mmDST_LINE_START */ ++    {0x00067425, 0x00000002} ++    ,                           /* mmDST_LINE_END */ ++    {0x04002424, 0x00000002} ++    ,                           /* mmDST_LINE_START */ ++    {0x00067425, 0x00000002} ++    ,                           /* mmDST_LINE_END */ ++    {0x00000046, 0x00000004} ++    , ++    {0x00005000, 0x00000000} ++    , ++    {0x00061000, 0x00000002} ++    , ++    {0x0000740e, 0x00000002} ++    ,                           /* mmDST_Y_X */ ++    {0x00019000, 0x00000002} ++    , ++    {0x00011050, 0x00000014} ++    , ++    {0x00000050, 0x00000012} ++    , ++    {0x0400240f, 0x00000002} ++    ,                           /* mmDST_HEIGHT_WIDTH */ ++    {0x0000504a, 0x00000004} ++    , ++    {0x00007465, 0x00000002} ++    ,                           /* mmDST_X_Y */ ++    {0x00007466, 0x00000002} ++    ,                           /* mmDST_WIDTH_HEIGHT */ ++    {0x00000051, 0x00000004} ++    , ++    {0x01e65473, 0x00000002} ++    ,                           /* mmDP_CNTL_DST_DIR */ ++    {0x4401b0b9, 0x00000002} ++    , ++    {0x01c110b9, 0x00000002} ++    , ++    {0x2666705d, 0x00000018} ++    , ++    {0x040c2465, 0x00000002} ++    ,                           /* mmDST_X_Y */ ++    {0x0000005d, 0x00000018} ++    , ++    {0x04002464, 0x00000002} ++    ,                           /* mmSRC_X_Y */ ++    {0x00007466, 0x00000002} ++    ,                           /* mmDST_WIDTH_HEIGHT */ ++    {0x00000054, 0x00000004} ++    , ++    {0x00401060, 0x00000008} ++    , ++    {0x00101000, 0x00000002} ++    , ++    {0x000d80ff, 0x00000002} ++    , ++    {0x00800063, 0x00000008} ++    , ++    {0x000f9000, 0x00000002} ++    , ++    {0x000e00ff, 0x00000002} ++    , ++    {0x00000000, 0x00000006} ++    , ++    {0x00000080, 0x00000018} ++    , ++    {0x00000054, 0x00000004} ++    , ++    {0x00007490, 0x00000002} ++    ,                           /* mmDP_SRC_FRGD_CLR */ ++    {0x00065000, 0x00000002} ++    , ++    {0x00009000, 0x00000002} ++    , ++    {0x00041000, 0x00000002} ++    , ++    {0x0c00340e, 0x00000002} ++    ,                           /* mmDST_Y_X */ ++    {0x00049000, 0x00000002} ++    , ++    {0x00051000, 0x00000002} ++    , ++    {0x01e784f8, 0x00000002} ++    , ++    {0x00200000, 0x00000002} ++    , ++    {0x00600073, 0x0000000c} ++    , ++    {0x00007463, 0x00000002} ++    ,                           /* mmDST_HEIGHT_WIDTH_8 */ ++    {0x006074f0, 0x00000021} ++    ,                           /* mmHOST_DATA0 */ ++    {0x20007068, 0x00000004} ++    , ++    {0x00005068, 0x00000004} ++    , ++    {0x00007490, 0x00000002} ++    ,                           /* mmDP_SRC_FRGD_CLR */ ++    {0x00007491, 0x00000002} ++    ,                           /* mmDP_SRC_BKGD_CLR */ ++    {0x0000740e, 0x00000002} ++    ,                           /* mmDST_Y_X */ ++    {0x0000740f, 0x00000002} ++    ,                           /* mmDST_HEIGHT_WIDTH */ ++    {0x00a05000, 0x00000002} ++    , ++    {0x00600076, 0x0000000c} ++    , ++    {0x006074f0, 0x00000021} ++    ,                           /* mmHOST_DATA0 */ ++    {0x000074f8, 0x00000002} ++    ,                           /* mmHOST_DATA_LAST */ ++    {0x00000076, 0x00000004} ++    , ++    {0x000a740e, 0x00000002} ++    ,                           /* mmDST_Y_X */ ++    {0x0020740f, 0x00000002} ++    ,                           /* mmDST_HEIGHT_WIDTH */ ++    {0x00600079, 0x00000004} ++    , ++    {0x0000748c, 0x00000002} ++    ,                           /* mmCLR_CMP_CNTL */ ++    {0x0000748d, 0x00000002} ++    ,                           /* mmCLR_CMP_CLR_SRC */ ++    {0x0000748e, 0x00000006} ++    ,                           /* mmCLR_CMP_CLR_DST */ ++    {0x00005000, 0x00000002} ++    , ++    {0x00a05000, 0x00000002} ++    , ++    {0x00007468, 0x00000002} ++    ,                           /* mmDST_HEIGHT_Y */ ++    {0x00061000, 0x00000002} ++    , ++    {0x00000084, 0x0000000c} ++    , ++    {0x00058000, 0x00000002} ++    , ++    {0x0c607462, 0x00000002} ++    ,                           /* mmDST_WIDTH_X */ ++    {0x00000086, 0x00000004} ++    , ++    {0x00600085, 0x00000004} ++    , ++    {0x400070ba, 0x00000000} ++    , ++    {0x000380ba, 0x00000002} ++    , ++    {0x00000093, 0x0000001c} ++    , ++    {0x00065095, 0x00000018} ++    , ++    {0x0400246f, 0x00000002} ++    ,                           /* mmSC_TOP_LEFT */ ++    {0x00061096, 0x00000018} ++    , ++    {0x04007470, 0x00000000} ++    ,                           /* mmSC_BOTTOM_RIGHT */ ++    {0x0000746f, 0x00000002} ++    ,                           /* mmSC_TOP_LEFT */ ++    {0x00007470, 0x00000000} ++    ,                           /* mmSC_BOTTOM_RIGHT */ ++    {0x00090000, 0x00000006} ++    , ++    {0x00090000, 0x00000002} ++    , ++    {0x000d8002, 0x00000006} ++    , ++    {0x01200000, 0x00000002} ++    , ++    {0x20077000, 0x00000002} ++    , ++    {0x01200000, 0x00000002} ++    , ++    {0x20007000, 0x00000002} ++    , ++    {0x00061000, 0x00000002} ++    , ++    {0x0120741b, 0x00000002} ++    ,                           /* mmDP_GUI_MASTER_CNTL */ ++    {0x8040740a, 0x00000002} ++    ,                           /* mmSRC_PITCH_OFFSET */ ++    {0x8040740b, 0x00000002} ++    ,                           /* mmDST_PITCH_OFFSET */ ++    {0x00110000, 0x00000002} ++    , ++    {0x000380ba, 0x00000002} ++    , ++    {0x000000aa, 0x0000001c} ++    , ++    {0x00061096, 0x00000018} ++    , ++    {0x84407471, 0x00000002} ++    ,                           /* mmSRC_SC_BOTTOM_RIGHT */ ++    {0x00061095, 0x00000018} ++    , ++    {0x8400746f, 0x00000002} ++    ,                           /* mmSC_TOP_LEFT */ ++    {0x00061096, 0x00000018} ++    , ++    {0x84407470, 0x00000002} ++    ,                           /* mmSC_BOTTOM_RIGHT */ ++    {0x000000ad, 0x00000004} ++    , ++    {0x80407471, 0x00000002} ++    ,                           /* mmSRC_SC_BOTTOM_RIGHT */ ++    {0x8000746f, 0x00000002} ++    ,                           /* mmSC_TOP_LEFT */ ++    {0x80407470, 0x00000002} ++    ,                           /* mmSC_BOTTOM_RIGHT */ ++    {0x00108000, 0x00000002} ++    , ++    {0x01400000, 0x00000002} ++    , ++    {0x006000b1, 0x0000000c} ++    , ++    {0x20c07000, 0x00000020} ++    , ++    {0x000000b3, 0x00000012} ++    , ++    {0x00800000, 0x00000006} ++    , ++    {0x0080741d, 0x00000006} ++    ,                           /* mmBRUSH_Y_X */ ++    {0x00000000, 0x00000000} ++    , ++    {0x00000001, 0x00000000} ++    , ++    {0x000380b5, 0x00000002} ++    , ++    {0x04002054, 0x00000002} ++    ,                           /* mmNQWAIT_UNTIL */ ++    {0x00005000, 0x00000000} ++    , ++    {0x00000000, 0x00000000} ++    , ++    {0x00000000, 0x00000000} ++    , ++    {0x00000000, 0x00000000} ++    , ++    {0x00000000, 0x00000000} ++    , ++    {0x00000000, 0x00000000} ++    , ++    {0x00000000, 0x00000000} ++    , ++    {0x00000000, 0x00000000} ++}; +Index: git/hw/kdrive/w100/ati_stub.c +=================================================================== +--- /dev/null	1970-01-01 00:00:00.000000000 +0000 ++++ git/hw/kdrive/w100/ati_stub.c	2006-09-02 12:12:14.000000000 +0200 +@@ -0,0 +1,103 @@ ++/* ++ * Copyright © 2006 Alberto Mardegan <mardy@users.sourceforge.net> ++ * ++ * Permission to use, copy, modify, distribute, and sell this software and its ++ * documentation for any purpose is hereby granted without fee, provided that ++ * the above copyright notice appear in all copies and that both that ++ * copyright notice and this permission notice appear in supporting ++ * documentation, and that the name of Alberto Mardegan not be used in ++ * advertising or publicity pertaining to distribution of the software without ++ * specific, written prior permission.  Alberto Mardegan makes no ++ * representations about the suitability of this software for any purpose.  It ++ * is provided "as is" without express or implied warranty. ++ * ++ * ALBERTO MARDEGAN DISCLAIMS ALL WARRANTIES WITH REGARD TO THIS SOFTWARE, ++ * INCLUDING ALL IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS, IN NO ++ * EVENT SHALL ALBERTO MARDEGAN BE LIABLE FOR ANY SPECIAL, INDIRECT OR ++ * CONSEQUENTIAL DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, ++ * DATA OR PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER ++ * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR ++ * PERFORMANCE OF THIS SOFTWARE. ++ */ ++ ++#ifdef HAVE_CONFIG_H ++#include <kdrive-config.h> ++#endif ++#include "ati.h" ++#include "w100_regs.h" ++#include "klinux.h" ++ ++extern struct pci_id_entry ati_pci_ids[]; ++ ++static Bool ++FindW100(CARD16 vendor, CARD16 device, CARD32 count, KdCardAttr * attr) ++{ ++    char *mmio; ++    CARD32 chip_id; ++    Bool found = FALSE; ++ ++    mmio = KdMapDevice(ATI_REG_BASE(0), ATI_REG_SIZE(0)); ++    KdSetMappedMode((CARD32) mmio, ATI_REG_SIZE(0), ++                    KD_MAPPED_MODE_REGISTERS); ++ ++    chip_id = MMIO_IN32(mmio, mmCHIP_ID); ++    if ((vendor | (device << 16)) == chip_id) { ++        ErrorF("Found Chip ID: %08x\n\n", chip_id); ++        attr->deviceID = device; ++        attr->vendorID = vendor; ++        found = TRUE; ++    } ++    KdUnmapDevice(mmio, ATI_REG_SIZE(0)); ++    return found; ++} ++ ++ ++void ++InitCard(char *name) ++{ ++    struct pci_id_entry *id; ++    KdCardAttr attr; ++ ++    for (id = ati_pci_ids; id->name != NULL; id++) { ++        int j = 0; ++        if (FindW100(id->vendor, id->device, j++, &attr)) ++            KdCardInfoAdd(&ATIFuncs, &attr, 0); ++    } ++} ++ ++void ++InitOutput(ScreenInfo * pScreenInfo, int argc, char **argv) ++{ ++    KdInitOutput(pScreenInfo, argc, argv); ++} ++ ++void ++InitInput(int argc, char **argv) ++{ ++    KdInitInput(&LinuxMouseFuncs, &LinuxKeyboardFuncs); ++#ifdef TOUCHSCREEN ++    KdAddMouseDriver(&TsFuncs); ++#endif ++} ++ ++void ++ddxUseMsg(void) ++{ ++    KdUseMsg(); ++#ifdef KDRIVEVESA ++    vesaUseMsg(); ++#endif ++} ++ ++int ++ddxProcessArgument(int argc, char **argv, int i) ++{ ++    int ret; ++ ++#ifdef KDRIVEVESA ++    if (!(ret = vesaProcessArgument(argc, argv, i))) ++#endif ++        ret = KdProcessArgument(argc, argv, i); ++ ++    return ret; ++} +Index: git/hw/kdrive/w100/Makefile.am +=================================================================== +--- /dev/null	1970-01-01 00:00:00.000000000 +0000 ++++ git/hw/kdrive/w100/Makefile.am	2006-09-02 12:42:38.000000000 +0200 +@@ -0,0 +1,56 @@ ++if KDRIVEFBDEV ++FBDEV_INCLUDES =-I$(top_srcdir)/hw/kdrive/fbdev ++FBDEV_LIBS = $(top_builddir)/hw/kdrive/fbdev/libfbdev.a ++endif ++ ++if KDRIVEVESA ++VESA_INCLUDES = -I$(top_srcdir)/hw/kdrive/vesa ++VESA_LIBS = $(top_builddir)/hw/kdrive/vesa/libvesa.a ++endif ++ ++INCLUDES = 					\ ++	@KDRIVE_INCS@				\ ++	$(FBDEV_INCLUDES)			\ ++	$(VESA_INCLUDES)			\ ++	@KDRIVE_CFLAGS@ ++ ++bin_PROGRAMS = Xw100 ++ ++if TSLIB ++TSLIB_FLAG = -lts ++endif ++ ++noinst_LIBRARIES = libw100.a ++ ++libw100_a_SOURCES = 	\ ++	ati_cursor.c	\ ++	ati_dma.c	\ ++	ati_dma.h	\ ++	ati_draw.c	\ ++	ati_draw.h	\ ++	ati_microcode.c	\ ++	ati.c		\ ++	ati.h		\ ++	w100_regs.h \ ++	w100_const.h ++ ++Xw100_SOURCES = \ ++	ati_stub.c ++ ++W100_LIBS =				\ ++	libw100.a 			\ ++	$(FBDEV_LIBS)			\ ++	$(VESA_LIBS)			\ ++	$(DRI_LIBS)			\ ++	@KDRIVE_LIBS@ ++ ++Xw100_LDADD = \ ++	$(W100_LIBS)			\ ++	@XSERVER_LIBS@			\ ++	$(TSLIB_FLAG) ++ ++ ++Xw100_DEPENDENCIES =			\ ++        libw100.a                       \ ++        $(FBDEV_LIBS)                   \ ++        $(VESA_LIBS) +Index: git/hw/kdrive/w100/w100_const.h +=================================================================== +--- /dev/null	1970-01-01 00:00:00.000000000 +0000 ++++ git/hw/kdrive/w100/w100_const.h	2006-09-02 12:12:14.000000000 +0200 +@@ -0,0 +1,25 @@ ++#define CSQ_CNTL_MODE_FREERUN   0x8 ++ ++#define WB_BLOCK_SIZE_A_0   0 ++#define WB_BLOCK_SIZE_A_1   1 ++#define WB_BLOCK_SIZE_A_2   2 ++#define WB_BLOCK_SIZE_A_3   3 ++#define WB_BLOCK_SIZE_A_4   4 ++ ++#define DATATYPE_8BPP      2 ++#define DATATYPE_ARGB1555  3 ++#define DATATYPE_ARGB4444  5 ++ ++#define BRUSH_SOLIDCOLOR    13 ++#define BRUSH_NONE          15 ++ ++#define OP_ROP                   0 ++#define OP_ARITHMETIC            1 ++ ++#define SOURCE_MEM_RECTANGULAR  2 ++ ++#define W100_MAXINT 0x1fff ++ ++#define W100_CCE_PACKET3_PAINT_MULTI    0xc0001a00 ++#define W100_CCE_PACKET3_BITBLT_MULTI   0xc0001b00 ++ +Index: git/hw/kdrive/w100/w100_regs.h +=================================================================== +--- /dev/null	1970-01-01 00:00:00.000000000 +0000 ++++ git/hw/kdrive/w100/w100_regs.h	2006-09-02 12:12:14.000000000 +0200 +@@ -0,0 +1,3802 @@ ++#ifndef _W100_REGS_H_ ++#define _W100_REGS_H_ ++ ++/* Block CIF Start: */ ++#define mmCHIP_ID                                                    0x0000 ++#define mmREVISION_ID                                                0x0004 ++#define mmWRAP_BUF_A                                                 0x0008 ++#define mmWRAP_BUF_B                                                 0x000C ++#define mmWRAP_TOP_DIR                                               0x0010 ++#define mmWRAP_START_DIR                                             0x0014 ++#define mmCIF_CNTL                                                   0x0018 ++#define mmCFGREG_BASE                                                0x001C ++#define mmCIF_IO                                                     0x0020 ++#define mmCIF_READ_DBG                                               0x0024 ++#define mmCIF_WRITE_DBG                                              0x0028 ++#define cfgIND_ADDR_A_0                                              0x0000 ++#define cfgIND_ADDR_A_1                                              0x0001 ++#define cfgIND_ADDR_A_2                                              0x0002 ++#define cfgIND_DATA_A                                                0x0003 ++#define cfgREG_BASE                                                  0x0004 ++#define cfgINTF_CNTL                                                 0x0005 ++#define cfgSTATUS                                                    0x0006 ++#define cfgCPU_DEFAULTS                                              0x0007 ++#define cfgIND_ADDR_B_0                                              0x0008 ++#define cfgIND_ADDR_B_1                                              0x0009 ++#define cfgIND_ADDR_B_2                                              0x000A ++#define cfgIND_DATA_B                                                0x000B ++#define cfgPM4_RPTR                                                  0x000C ++#define cfgSCRATCH                                                   0x000D ++#define cfgPM4_WRPTR_0                                               0x000E ++#define cfgPM4_WRPTR_1                                               0x000F ++/* Block CIF End: */ ++ ++/* Block CP Start: */ ++#define mmCP_RB_CNTL                                                 0x0210 ++#define mmCP_RB_BASE                                                 0x0214 ++#define mmCP_RB_RPTR_ADDR                                            0x0218 ++#define mmCP_RB_RPTR                                                 0x021C ++#define mmCP_RB_RPTR_WR                                              0x02F8 ++#define mmCP_RB_WPTR                                                 0x0220 ++#define mmCP_IB_BASE                                                 0x0228 ++#define mmCP_IB_BUFSZ                                                0x022C ++#define mmCP_CSQ_CNTL                                                0x0230 ++#define mmCP_CSQ_APER_PRIMARY                                        0x0300 ++#define mmCP_CSQ_APER_INDIRECT                                       0x0340 ++#define mmCP_ME_CNTL                                                 0x0240 ++#define mmCP_ME_RAM_ADDR                                             0x0244 ++#define mmCP_ME_RAM_RADDR                                            0x0248 ++#define mmCP_ME_RAM_DATAH                                            0x024C ++#define mmCP_ME_RAM_DATAL                                            0x0250 ++#define mmCP_DEBUG                                                   0x025C ++#define mmSCRATCH_REG0                                               0x0260 ++#define mmSCRATCH_REG1                                               0x0264 ++#define mmSCRATCH_REG2                                               0x0268 ++#define mmSCRATCH_REG3                                               0x026C ++#define mmSCRATCH_REG4                                               0x0270 ++#define mmSCRATCH_REG5                                               0x0274 ++#define mmSCRATCH_UMSK                                               0x0280 ++#define mmSCRATCH_ADDR                                               0x0284 ++#define mmCP_CSQ_ADDR                                                0x02E4 ++#define mmCP_CSQ_DATA                                                0x02E8 ++#define mmCP_CSQ_STAT                                                0x02EC ++#define mmCP_STAT                                                    0x02F0 ++#define mmGEN_INT_CNTL                                               0x0200 ++#define mmGEN_INT_STATUS                                             0x0204 ++/* Block CP End: */ ++ ++/* Block DISPLAY Start: */ ++#define mmLCD_FORMAT                                                 0x0410 ++#define mmGRAPHIC_CTRL                                               0x0414 ++#define mmGRAPHIC_OFFSET                                             0x0418 ++#define mmGRAPHIC_PITCH                                              0x041C ++#define mmCRTC_TOTAL                                                 0x0420 ++#define mmACTIVE_H_DISP                                              0x0424 ++#define mmACTIVE_V_DISP                                              0x0428 ++#define mmGRAPHIC_H_DISP                                             0x042C ++#define mmGRAPHIC_V_DISP                                             0x0430 ++#define mmVIDEO_CTRL                                                 0x0434 ++#define mmGRAPHIC_KEY                                                0x0438 ++#define mmVIDEO_Y_OFFSET                                             0x043C ++#define mmVIDEO_Y_PITCH                                              0x0440 ++#define mmVIDEO_U_OFFSET                                             0x0444 ++#define mmVIDEO_U_PITCH                                              0x0448 ++#define mmVIDEO_V_OFFSET                                             0x044C ++#define mmVIDEO_V_PITCH                                              0x0450 ++#define mmVIDEO_H_POS                                                0x0454 ++#define mmVIDEO_V_POS                                                0x0458 ++#define mmBRIGHTNESS_CNTL                                            0x045C ++#define mmCURSOR1_OFFSET                                             0x0460 ++#define mmCURSOR1_H_POS                                              0x0464 ++#define mmCURSOR1_V_POS                                              0x0468 ++#define mmCURSOR1_COLOR0                                             0x046C ++#define mmCURSOR1_COLOR1                                             0x0470 ++#define mmCURSOR2_OFFSET                                             0x0474 ++#define mmCURSOR2_H_POS                                              0x0478 ++#define mmCURSOR2_V_POS                                              0x047C ++#define mmCURSOR2_COLOR0                                             0x0480 ++#define mmCURSOR2_COLOR1                                             0x0484 ++#define mmDISP_INT_CNTL                                              0x0488 ++#define mmCRTC_SS                                                    0x048C ++#define mmCRTC_LS                                                    0x0490 ++#define mmCRTC_REV                                                   0x0494 ++#define mmCRTC_DCLK                                                  0x049C ++#define mmCRTC_GS                                                    0x04A0 ++#define mmCRTC_VPOS_GS                                               0x04A4 ++#define mmCRTC_GCLK                                                  0x04A8 ++#define mmCRTC_GOE                                                   0x04AC ++#define mmCRTC_FRAME                                                 0x04B0 ++#define mmCRTC_FRAME_VPOS                                            0x04B4 ++#define mmGPIO_DATA                                                  0x04B8 ++#define mmGPIO_CNTL1                                                 0x04BC ++#define mmGPIO_CNTL2                                                 0x04C0 ++#define mmLCDD_CNTL1                                                 0x04C4 ++#define mmLCDD_CNTL2                                                 0x04C8 ++#define mmGENLCD_CNTL1                                               0x04CC ++#define mmGENLCD_CNTL2                                               0x04D0 ++#define mmDISP_DEBUG                                                 0x04D4 ++#define mmDISP_DB_BUF_CNTL                                           0x04D8 ++#define mmDISP_CRC_SIG                                               0x04DC ++#define mmCRTC_DEFAULT_COUNT                                         0x04E0 ++#define mmLCD_BACKGROUND_COLOR                                       0x04E4 ++#define mmCRTC_PS2                                                   0x04E8 ++#define mmCRTC_PS2_VPOS                                              0x04EC ++#define mmCRTC_PS1_ACTIVE                                            0x04F0 ++#define mmCRTC_PS1_NACTIVE                                           0x04F4 ++#define mmCRTC_GCLK_EXT                                              0x04F8 ++#define mmCRTC_ALW                                                   0x04FC ++#define mmCRTC_ALW_VPOS                                              0x0500 ++#define mmCRTC_PSK                                                   0x0504 ++#define mmCRTC_PSK_HPOS                                              0x0508 ++#define mmCRTC_CV4_START                                             0x050C ++#define mmCRTC_CV4_END                                               0x0510 ++#define mmCRTC_CV4_HPOS                                              0x0514 ++#define mmCRTC_ECK                                                   0x051C ++#define mmREFRESH_CNTL                                               0x0520 ++#define mmGENLCD_CNTL3                                               0x0524 ++#define mmGPIO_DATA2                                                 0x0528 ++#define mmGPIO_CNTL3                                                 0x052C ++#define mmGPIO_CNTL4                                                 0x0530 ++#define mmCHIP_STRAP                                                 0x0534 ++#define mmDISP_DEBUG2                                                0x0538 ++#define mmDEBUG_BUS_CNTL                                             0x053C ++#define mmGAMMA_VALUE1                                               0x0540 ++#define mmGAMMA_VALUE2                                               0x0544 ++#define mmGAMMA_SLOPE                                                0x0548 ++#define mmGEN_STATUS                                                 0x054C ++#define mmHW_INT                                                     0x0550 ++/* Block DISPLAY End: */ ++ ++/* Block GFX Start: */ ++#define mmDST_OFFSET                                                 0x1004 ++#define mmDST_PITCH                                                  0x1008 ++#define mmDST_PITCH_OFFSET                                           0x102C ++#define mmDST_X                                                      0x101C ++#define mmDST_Y                                                      0x1020 ++#define mmDST_X_Y                                                    0x1194 ++#define mmDST_Y_X                                                    0x1038 ++#define mmDST_WIDTH                                                  0x100C ++#define mmDST_HEIGHT                                                 0x1010 ++#define mmDST_WIDTH_HEIGHT                                           0x1198 ++#define mmDST_HEIGHT_WIDTH                                           0x103C ++#define mmDST_HEIGHT_WIDTH_8                                         0x118C ++#define mmDST_HEIGHT_Y                                               0x11A0 ++#define mmDST_WIDTH_X                                                0x1188 ++#define mmDST_WIDTH_X_INCY                                           0x119C ++#define mmDST_LINE_START                                             0x1090 ++#define mmDST_LINE_END                                               0x1094 ++#define mmBRUSH_OFFSET                                               0x108C ++#define mmBRUSH_Y_X                                                  0x1074 ++#define mmDP_BRUSH_FRGD_CLR                                          0x107C ++#define mmDP_BRUSH_BKGD_CLR                                          0x1078 ++#define mmSRC2_OFFSET                                                0x1060 ++#define mmSRC2_PITCH                                                 0x1064 ++#define mmSRC2_PITCH_OFFSET                                          0x1068 ++#define mmSRC2_X                                                     0x1050 ++#define mmSRC2_Y                                                     0x1054 ++#define mmSRC2_X_Y                                                   0x1058 ++#define mmSRC2_WIDTH                                                 0x1080 ++#define mmSRC2_HEIGHT                                                0x1084 ++#define mmSRC2_INC                                                   0x1088 ++#define mmSRC_OFFSET                                                 0x11AC ++#define mmSRC_PITCH                                                  0x11B0 ++#define mmSRC_PITCH_OFFSET                                           0x1028 ++#define mmSRC_X                                                      0x1014 ++#define mmSRC_Y                                                      0x1018 ++#define mmSRC_X_Y                                                    0x1190 ++#define mmSRC_Y_X                                                    0x1034 ++#define mmSRC_WIDTH                                                  0x1040 ++#define mmSRC_HEIGHT                                                 0x1044 ++#define mmSRC_INC                                                    0x1048 ++#define mmHOST_DATA0                                                 0x13C0 ++#define mmHOST_DATA1                                                 0x13C4 ++#define mmHOST_DATA2                                                 0x13C8 ++#define mmHOST_DATA3                                                 0x13CC ++#define mmHOST_DATA4                                                 0x13D0 ++#define mmHOST_DATA5                                                 0x13D4 ++#define mmHOST_DATA6                                                 0x13D8 ++#define mmHOST_DATA7                                                 0x13DC ++#define mmHOST_DATA_LAST                                             0x13E0 ++#define mmDP_SRC_FRGD_CLR                                            0x1240 ++#define mmDP_SRC_BKGD_CLR                                            0x1244 ++#define mmSC_LEFT                                                    0x1140 ++#define mmSC_RIGHT                                                   0x1144 ++#define mmSC_TOP                                                     0x1148 ++#define mmSC_BOTTOM                                                  0x114C ++#define mmSRC_SC_RIGHT                                               0x1154 ++#define mmSRC_SC_BOTTOM                                              0x115C ++#define mmDP_CNTL                                                    0x11C8 ++#define mmDP_CNTL_DST_DIR                                            0x11CC ++#define mmDP_DATATYPE                                                0x12C4 ++#define mmDP_MIX                                                     0x12C8 ++#define mmDP_WRITE_MSK                                               0x12CC ++#define mmCLR_CMP_CLR_SRC                                            0x1234 ++#define mmCLR_CMP_CLR_DST                                            0x1238 ++#define mmCLR_CMP_CNTL                                               0x1230 ++#define mmCLR_CMP_MSK                                                0x123C ++#define mmDEFAULT_PITCH_OFFSET                                       0x10A0 ++#define mmDEFAULT_SC_BOTTOM_RIGHT                                    0x10A8 ++#define mmDEFAULT2_SC_BOTTOM_RIGHT                                   0x10AC ++#define mmREF1_PITCH_OFFSET                                          0x10B8 ++#define mmREF2_PITCH_OFFSET                                          0x10BC ++#define mmREF3_PITCH_OFFSET                                          0x10C0 ++#define mmREF4_PITCH_OFFSET                                          0x10C4 ++#define mmREF5_PITCH_OFFSET                                          0x10C8 ++#define mmREF6_PITCH_OFFSET                                          0x10CC ++#define mmDP_GUI_MASTER_CNTL                                         0x106C ++#define mmSC_TOP_LEFT                                                0x11BC ++#define mmSC_BOTTOM_RIGHT                                            0x11C0 ++#define mmSRC_SC_BOTTOM_RIGHT                                        0x11C4 ++#define mmGLOBAL_ALPHA                                               0x1210 ++#define mmFILTER_COEF                                                0x1214 ++#define mmMVC_CNTL_START                                             0x11E0 ++#define mmE2_ARITHMETIC_CNTL                                         0x1220 ++#define mmDEBUG0                                                     0x1280 ++#define mmDEBUG1                                                     0x1284 ++#define mmDEBUG2                                                     0x1288 ++#define mmDEBUG3                                                     0x128C ++#define mmDEBUG4                                                     0x1290 ++#define mmDEBUG5                                                     0x1294 ++#define mmDEBUG6                                                     0x1298 ++#define mmDEBUG7                                                     0x129C ++#define mmDEBUG8                                                     0x12A0 ++#define mmDEBUG9                                                     0x12A4 ++#define mmDEBUG10                                                    0x12A8 ++#define mmDEBUG11                                                    0x12AC ++#define mmDEBUG12                                                    0x12B0 ++#define mmDEBUG13                                                    0x12B4 ++#define mmDEBUG14                                                    0x12B8 ++#define mmDEBUG15                                                    0x12BC ++#define mmENG_CNTL                                                   0x13E8 ++#define mmENG_PERF_CNT                                               0x13F0 ++/* Block GFX End: */ ++ ++/* Block IDCT Start: */ ++#define mmIDCT_RUNS                                                  0x0C00 ++#define mmIDCT_LEVELS                                                0x0C04 ++#define mmIDCT_CONTROL                                               0x0C3C ++#define mmIDCT_AUTH_CONTROL                                          0x0C08 ++#define mmIDCT_AUTH                                                  0x0C0C ++/* Block IDCT End: */ ++ ++/* Block MC Start: */ ++#define mmMEM_CNTL                                                   0x0180 ++#define mmMEM_ARB                                                    0x0184 ++#define mmMC_FB_LOCATION                                             0x0188 ++#define mmMEM_EXT_CNTL                                               0x018C ++#define mmMC_EXT_MEM_LOCATION                                        0x0190 ++#define mmMEM_EXT_TIMING_CNTL                                        0x0194 ++#define mmMEM_SDRAM_MODE_REG                                         0x0198 ++#define mmMEM_IO_CNTL                                                0x019C ++#define mmMC_DEBUG                                                   0x01A0 ++#define mmMC_BIST_CTRL                                               0x01A4 ++#define mmMC_BIST_COLLAR_READ                                        0x01A8 ++#define mmTC_MISMATCH                                                0x01AC ++#define mmMC_PERF_MON_CNTL                                           0x01B0 ++#define mmMC_PERF_COUNTERS                                           0x01B4 ++/* Block MC End: */ ++ ++/* Block RBBM Start: */ ++#define mmWAIT_UNTIL                                                 0x1400 ++#define mmISYNC_CNTL                                                 0x1404 ++#define mmRBBM_GUICNTL                                               0x1408 ++#define mmRBBM_STATUS                                                0x0140 ++#define mmRBBM_STATUS_alt_1                                          0x140C ++#define mmRBBM_CNTL                                                  0x0144 ++#define mmRBBM_SOFT_RESET                                            0x0148 ++#define mmNQWAIT_UNTIL                                               0x0150 ++#define mmRBBM_DEBUG                                                 0x016C ++#define mmRBBM_CMDFIFO_ADDR                                          0x0170 ++#define mmRBBM_CMDFIFO_DATAL                                         0x0174 ++#define mmRBBM_CMDFIFO_DATAH                                         0x0178 ++#define mmRBBM_CMDFIFO_STAT                                          0x017C ++/* Block RBBM End: */ ++ ++/* Block CG Start: */ ++#define mmCLK_PIN_CNTL                                               0x0080 ++#define mmPLL_REF_FB_DIV                                             0x0084 ++#define mmPLL_CNTL                                                   0x0088 ++#define mmSCLK_CNTL                                                  0x008C ++#define mmPCLK_CNTL                                                  0x0090 ++#define mmCLK_TEST_CNTL                                              0x0094 ++#define mmPWRMGT_CNTL                                                0x0098 ++#define mmPWRMGT_STATUS                                              0x009C ++/* Block CG End: */ ++ ++ ++/* data structure definitions */ ++ ++typedef struct _chip_id_t { ++     unsigned long vendor_id                      : 16; ++     unsigned long device_id                      : 16; ++     } chip_id_t; ++ ++typedef union { ++     unsigned long val : 32; ++     chip_id_t f; ++} chip_id_u; ++ ++typedef struct _revision_id_t { ++     unsigned long minor_rev_id                   : 4; ++     unsigned long major_rev_id                   : 4; ++     unsigned long                                : 24; ++     } revision_id_t; ++ ++typedef union { ++     unsigned long val : 32; ++     revision_id_t f; ++} revision_id_u; ++ ++typedef struct _wrap_buf_a_t { ++     unsigned long offset_addr_a                  : 24; ++     unsigned long block_size_a                   : 3; ++     unsigned long                                : 5; ++     } wrap_buf_a_t; ++ ++typedef union { ++     unsigned long val : 32; ++     wrap_buf_a_t f; ++} wrap_buf_a_u; ++ ++typedef struct _wrap_buf_b_t { ++     unsigned long offset_addr_b                  : 24; ++     unsigned long block_size_b                   : 3; ++     unsigned long                                : 5; ++     } wrap_buf_b_t; ++ ++typedef union { ++     unsigned long val : 32; ++     wrap_buf_b_t f; ++} wrap_buf_b_u; ++ ++typedef struct _wrap_top_dir_t { ++     unsigned long top_addr                       : 23; ++     unsigned long                                : 9; ++     } wrap_top_dir_t; ++ ++typedef union { ++     unsigned long val : 32; ++     wrap_top_dir_t f; ++} wrap_top_dir_u; ++ ++typedef struct _wrap_start_dir_t { ++     unsigned long start_addr                     : 23; ++     unsigned long                                : 9; ++     } wrap_start_dir_t; ++ ++typedef union { ++     unsigned long val : 32; ++     wrap_start_dir_t f; ++} wrap_start_dir_u; ++ ++typedef struct _cif_cntl_t { ++     unsigned long swap_reg                       : 2; ++     unsigned long swap_fbuf_1                    : 2; ++     unsigned long swap_fbuf_2                    : 2; ++     unsigned long swap_fbuf_3                    : 2; ++     unsigned long pmi_int_disable                : 1; ++     unsigned long pmi_schmen_disable             : 1; ++     unsigned long intb_oe                        : 1; ++     unsigned long en_wait_to_compensate_dq_prop_dly : 1; ++     unsigned long compensate_wait_rd_size        : 2; ++     unsigned long wait_asserted_timeout_val      : 2; ++     unsigned long wait_masked_val                : 2; ++     unsigned long en_wait_timeout                : 1; ++     unsigned long en_one_clk_setup_before_wait   : 1; ++     unsigned long interrupt_active_high          : 1; ++     unsigned long en_overwrite_straps            : 1; ++     unsigned long strap_wait_active_hi           : 1; ++     unsigned long lat_busy_count                 : 2; ++     unsigned long lat_rd_pm4_sclk_busy           : 1; ++     unsigned long dis_system_bits                : 1; ++     unsigned long dis_mr                         : 1; ++     unsigned long cif_spare_1                    : 4; ++     } cif_cntl_t; ++ ++typedef union { ++     unsigned long val : 32; ++     cif_cntl_t f; ++} cif_cntl_u; ++ ++typedef struct _cfgreg_base_t { ++     unsigned long cfgreg_base                    : 24; ++     unsigned long                                : 8; ++     } cfgreg_base_t; ++ ++typedef union { ++     unsigned long val : 32; ++     cfgreg_base_t f; ++} cfgreg_base_u; ++ ++typedef struct _cif_io_t { ++     unsigned long dq_srp                         : 1; ++     unsigned long dq_srn                         : 1; ++     unsigned long dq_sp                          : 4; ++     unsigned long dq_sn                          : 4; ++     unsigned long waitb_srp                      : 1; ++     unsigned long waitb_srn                      : 1; ++     unsigned long waitb_sp                       : 4; ++     unsigned long waitb_sn                       : 4; ++     unsigned long intb_srp                       : 1; ++     unsigned long intb_srn                       : 1; ++     unsigned long intb_sp                        : 4; ++     unsigned long intb_sn                        : 4; ++     unsigned long                                : 2; ++     } cif_io_t; ++ ++typedef union { ++     unsigned long val : 32; ++     cif_io_t f; ++} cif_io_u; ++ ++typedef struct _cif_read_dbg_t { ++     unsigned long unpacker_pre_fetch_trig_gen    : 2; ++     unsigned long dly_second_rd_fetch_trig       : 1; ++     unsigned long rst_rd_burst_id                : 1; ++     unsigned long dis_rd_burst_id                : 1; ++     unsigned long en_block_rd_when_packer_is_not_emp : 1; ++     unsigned long dis_pre_fetch_cntl_sm          : 1; ++     unsigned long rbbm_chrncy_dis                : 1; ++     unsigned long rbbm_rd_after_wr_lat           : 2; ++     unsigned long dis_be_during_rd               : 1; ++     unsigned long one_clk_invalidate_pulse       : 1; ++     unsigned long dis_chnl_priority              : 1; ++     unsigned long rst_read_path_a_pls            : 1; ++     unsigned long rst_read_path_b_pls            : 1; ++     unsigned long dis_reg_rd_fetch_trig          : 1; ++     unsigned long dis_rd_fetch_trig_from_ind_addr : 1; ++     unsigned long dis_rd_same_byte_to_trig_fetch : 1; ++     unsigned long dis_dir_wrap                   : 1; ++     unsigned long dis_ring_buf_to_force_dec      : 1; ++     unsigned long dis_addr_comp_in_16bit         : 1; ++     unsigned long clr_w                          : 1; ++     unsigned long err_rd_tag_is_3                : 1; ++     unsigned long err_load_when_ful_a            : 1; ++     unsigned long err_load_when_ful_b            : 1; ++     unsigned long                                : 7; ++     } cif_read_dbg_t; ++ ++typedef union { ++     unsigned long val : 32; ++     cif_read_dbg_t f; ++} cif_read_dbg_u; ++ ++typedef struct _cif_write_dbg_t { ++     unsigned long packer_timeout_count           : 2; ++     unsigned long en_upper_load_cond             : 1; ++     unsigned long en_chnl_change_cond            : 1; ++     unsigned long dis_addr_comp_cond             : 1; ++     unsigned long dis_load_same_byte_addr_cond   : 1; ++     unsigned long dis_timeout_cond               : 1; ++     unsigned long dis_timeout_during_rbbm        : 1; ++     unsigned long dis_packer_ful_during_rbbm_timeout : 1; ++     unsigned long en_dword_split_to_rbbm         : 1; ++     unsigned long en_dummy_val                   : 1; ++     unsigned long dummy_val_sel                  : 1; ++     unsigned long mask_pm4_wrptr_dec             : 1; ++     unsigned long dis_mc_clean_cond              : 1; ++     unsigned long err_two_reqi_during_ful        : 1; ++     unsigned long err_reqi_during_idle_clk       : 1; ++     unsigned long err_global                     : 1; ++     unsigned long en_wr_buf_dbg_load             : 1; ++     unsigned long en_wr_buf_dbg_path             : 1; ++     unsigned long sel_wr_buf_byte                : 3; ++     unsigned long dis_rd_flush_wr                : 1; ++     unsigned long dis_packer_ful_cond            : 1; ++     unsigned long dis_invalidate_by_ops_chnl     : 1; ++     unsigned long en_halt_when_reqi_err          : 1; ++     unsigned long cif_spare_2                    : 5; ++     unsigned long                                : 1; ++     } cif_write_dbg_t; ++ ++typedef union { ++     unsigned long val : 32; ++     cif_write_dbg_t f; ++} cif_write_dbg_u; ++ ++typedef struct _ind_addr_a_0_t { ++     unsigned char ind_addr_a_0                   : 8; ++     } ind_addr_a_0_t; ++ ++typedef union { ++     unsigned char val : 8; ++     ind_addr_a_0_t f; ++} ind_addr_a_0_u; ++ ++typedef struct _ind_addr_a_1_t { ++     unsigned char ind_addr_a_1                   : 8; ++     } ind_addr_a_1_t; ++ ++typedef union { ++     unsigned char val : 8; ++     ind_addr_a_1_t f; ++} ind_addr_a_1_u; ++ ++typedef struct _ind_addr_a_2_t { ++     unsigned char ind_addr_a_2                   : 8; ++     } ind_addr_a_2_t; ++ ++typedef union { ++     unsigned char val : 8; ++     ind_addr_a_2_t f; ++} ind_addr_a_2_u; ++ ++typedef struct _ind_data_a_t { ++     unsigned char ind_data_a                     : 8; ++     } ind_data_a_t; ++ ++typedef union { ++     unsigned char val : 8; ++     ind_data_a_t f; ++} ind_data_a_u; ++ ++typedef struct _reg_base_t { ++     unsigned char reg_base                       : 8; ++     } reg_base_t; ++ ++typedef union { ++     unsigned char val : 8; ++     reg_base_t f; ++} reg_base_u; ++ ++typedef struct _intf_cntl_t { ++     unsigned char ad_inc_a                       : 1; ++     unsigned char ring_buf_a                     : 1; ++     unsigned char rd_fetch_trigger_a             : 1; ++     unsigned char rd_data_rdy_a                  : 1; ++     unsigned char ad_inc_b                       : 1; ++     unsigned char ring_buf_b                     : 1; ++     unsigned char rd_fetch_trigger_b             : 1; ++     unsigned char rd_data_rdy_b                  : 1; ++     } intf_cntl_t; ++ ++typedef union { ++     unsigned char val : 8; ++     intf_cntl_t f; ++} intf_cntl_u; ++ ++typedef struct _status_t { ++     unsigned char wr_fifo_available_space        : 2; ++     unsigned char fbuf_wr_pipe_emp               : 1; ++     unsigned char soft_reset                     : 1; ++     unsigned char system_pwm_mode                : 2; ++     unsigned char mem_access_dis                 : 1; ++     unsigned char en_pre_fetch                   : 1; ++     } status_t; ++ ++typedef union { ++     unsigned char val : 8; ++     status_t f; ++} status_u; ++ ++typedef struct _cpu_defaults_t { ++     unsigned char unpack_rd_data                 : 1; ++     unsigned char access_ind_addr_a              : 1; ++     unsigned char access_ind_addr_b              : 1; ++     unsigned char access_scratch_reg             : 1; ++     unsigned char pack_wr_data                   : 1; ++     unsigned char transition_size                : 1; ++     unsigned char en_read_buf_mode               : 1; ++     unsigned char rd_fetch_scratch               : 1; ++     } cpu_defaults_t; ++ ++typedef union { ++     unsigned char val : 8; ++     cpu_defaults_t f; ++} cpu_defaults_u; ++ ++typedef struct _ind_addr_b_0_t { ++     unsigned char ind_addr_b_0                   : 8; ++     } ind_addr_b_0_t; ++ ++typedef union { ++     unsigned char val : 8; ++     ind_addr_b_0_t f; ++} ind_addr_b_0_u; ++ ++typedef struct _ind_addr_b_1_t { ++     unsigned char ind_addr_b_1                   : 8; ++     } ind_addr_b_1_t; ++ ++typedef union { ++     unsigned char val : 8; ++     ind_addr_b_1_t f; ++} ind_addr_b_1_u; ++ ++typedef struct _ind_addr_b_2_t { ++     unsigned char ind_addr_b_2                   : 8; ++     } ind_addr_b_2_t; ++ ++typedef union { ++     unsigned char val : 8; ++     ind_addr_b_2_t f; ++} ind_addr_b_2_u; ++ ++typedef struct _ind_data_b_t { ++     unsigned char ind_data_b                     : 8; ++     } ind_data_b_t; ++ ++typedef union { ++     unsigned char val : 8; ++     ind_data_b_t f; ++} ind_data_b_u; ++ ++typedef struct _pm4_rptr_t { ++     unsigned char pm4_rptr                       : 8; ++     } pm4_rptr_t; ++ ++typedef union { ++     unsigned char val : 8; ++     pm4_rptr_t f; ++} pm4_rptr_u; ++ ++typedef struct _scratch_t { ++     unsigned char scratch                        : 8; ++     } scratch_t; ++ ++typedef union { ++     unsigned char val : 8; ++     scratch_t f; ++} scratch_u; ++ ++typedef struct _pm4_wrptr_0_t { ++     unsigned char pm4_wrptr_0                    : 8; ++     } pm4_wrptr_0_t; ++ ++typedef union { ++     unsigned char val : 8; ++     pm4_wrptr_0_t f; ++} pm4_wrptr_0_u; ++ ++typedef struct _pm4_wrptr_1_t { ++     unsigned char pm4_wrptr_1                    : 6; ++     unsigned char rd_fetch_pm4_rptr              : 1; ++     unsigned char wrptr_atomic_update_w          : 1; ++     } pm4_wrptr_1_t; ++ ++typedef union { ++     unsigned char val : 8; ++     pm4_wrptr_1_t f; ++} pm4_wrptr_1_u; ++ ++typedef struct _cp_rb_cntl_t { ++     unsigned long rb_bufsz                       : 6; ++     unsigned long                                : 2; ++     unsigned long rb_blksz                       : 6; ++     unsigned long                                : 2; ++     unsigned long buf_swap                       : 2; ++     unsigned long max_fetch                      : 2; ++     unsigned long                                : 7; ++     unsigned long rb_no_update                   : 1; ++     unsigned long                                : 3; ++     unsigned long rb_rptr_wr_ena                 : 1; ++     } cp_rb_cntl_t; ++ ++typedef union { ++     unsigned long val : 32; ++     cp_rb_cntl_t f; ++} cp_rb_cntl_u; ++ ++typedef struct _cp_rb_base_t { ++     unsigned long                                : 2; ++     unsigned long rb_base                        : 22; ++     unsigned long                                : 8; ++     } cp_rb_base_t; ++ ++typedef union { ++     unsigned long val : 32; ++     cp_rb_base_t f; ++} cp_rb_base_u; ++ ++typedef struct _cp_rb_rptr_addr_t { ++     unsigned long rb_rptr_swap                   : 2; ++     unsigned long rb_rptr_addr                   : 22; ++     unsigned long                                : 8; ++     } cp_rb_rptr_addr_t; ++ ++typedef union { ++     unsigned long val : 32; ++     cp_rb_rptr_addr_t f; ++} cp_rb_rptr_addr_u; ++ ++typedef struct _cp_rb_rptr_t { ++     unsigned long rb_rptr                        : 23; ++     unsigned long                                : 9; ++     } cp_rb_rptr_t; ++ ++typedef union { ++     unsigned long val : 32; ++     cp_rb_rptr_t f; ++} cp_rb_rptr_u; ++ ++typedef struct _cp_rb_rptr_wr_t { ++     unsigned long rb_rptr_wr                     : 23; ++     unsigned long                                : 9; ++     } cp_rb_rptr_wr_t; ++ ++typedef union { ++     unsigned long val : 32; ++     cp_rb_rptr_wr_t f; ++} cp_rb_rptr_wr_u; ++ ++typedef struct _cp_rb_wptr_t { ++     unsigned long rb_wptr                        : 23; ++     unsigned long                                : 9; ++     } cp_rb_wptr_t; ++ ++typedef union { ++     unsigned long val : 32; ++     cp_rb_wptr_t f; ++} cp_rb_wptr_u; ++ ++typedef struct _cp_ib_base_t { ++     unsigned long                                : 2; ++     unsigned long ib_base                        : 22; ++     unsigned long                                : 8; ++     } cp_ib_base_t; ++ ++typedef union { ++     unsigned long val : 32; ++     cp_ib_base_t f; ++} cp_ib_base_u; ++ ++typedef struct _cp_ib_bufsz_t { ++     unsigned long ib_bufsz                       : 23; ++     unsigned long                                : 9; ++     } cp_ib_bufsz_t; ++ ++typedef union { ++     unsigned long val : 32; ++     cp_ib_bufsz_t f; ++} cp_ib_bufsz_u; ++ ++typedef struct _cp_csq_cntl_t { ++     unsigned long csq_cnt_primary                : 8; ++     unsigned long csq_cnt_indirect               : 8; ++     unsigned long                                : 12; ++     unsigned long csq_mode                       : 4; ++     } cp_csq_cntl_t; ++ ++typedef union { ++     unsigned long val : 32; ++     cp_csq_cntl_t f; ++} cp_csq_cntl_u; ++ ++typedef struct _cp_csq_aper_primary_t { ++     unsigned long cp_csq_aper_primary            : 32; ++     } cp_csq_aper_primary_t; ++ ++typedef union { ++     unsigned long val : 32; ++     cp_csq_aper_primary_t f; ++} cp_csq_aper_primary_u; ++ ++typedef struct _cp_csq_aper_indirect_t { ++     unsigned long cp_csq_aper_indirect           : 32; ++     } cp_csq_aper_indirect_t; ++ ++typedef union { ++     unsigned long val : 32; ++     cp_csq_aper_indirect_t f; ++} cp_csq_aper_indirect_u; ++ ++typedef struct _cp_me_cntl_t { ++     unsigned long me_stat                        : 16; ++     unsigned long me_statmux                     : 5; ++     unsigned long                                : 8; ++     unsigned long me_busy                        : 1; ++     unsigned long me_mode                        : 1; ++     unsigned long me_step                        : 1; ++     } cp_me_cntl_t; ++ ++typedef union { ++     unsigned long val : 32; ++     cp_me_cntl_t f; ++} cp_me_cntl_u; ++ ++typedef struct _cp_me_ram_addr_t { ++     unsigned long me_ram_addr                    : 8; ++     unsigned long                                : 24; ++     } cp_me_ram_addr_t; ++ ++typedef union { ++     unsigned long val : 32; ++     cp_me_ram_addr_t f; ++} cp_me_ram_addr_u; ++ ++typedef struct _cp_me_ram_raddr_t { ++     unsigned long me_ram_raddr                   : 8; ++     unsigned long                                : 24; ++     } cp_me_ram_raddr_t; ++ ++typedef union { ++     unsigned long val : 32; ++     cp_me_ram_raddr_t f; ++} cp_me_ram_raddr_u; ++ ++typedef struct _cp_me_ram_datah_t { ++     unsigned long me_ram_datah                   : 6; ++     unsigned long                                : 26; ++     } cp_me_ram_datah_t; ++ ++typedef union { ++     unsigned long val : 32; ++     cp_me_ram_datah_t f; ++} cp_me_ram_datah_u; ++ ++typedef struct _cp_me_ram_datal_t { ++     unsigned long me_ram_datal                   : 32; ++     } cp_me_ram_datal_t; ++ ++typedef union { ++     unsigned long val : 32; ++     cp_me_ram_datal_t f; ++} cp_me_ram_datal_u; ++ ++typedef struct _cp_debug_t { ++     unsigned long cp_debug                       : 32; ++     } cp_debug_t; ++ ++typedef union { ++     unsigned long val : 32; ++     cp_debug_t f; ++} cp_debug_u; ++ ++typedef struct _scratch_reg0_t { ++     unsigned long scratch_reg0                   : 32; ++     } scratch_reg0_t; ++ ++typedef union { ++     unsigned long val : 32; ++     scratch_reg0_t f; ++} scratch_reg0_u; ++ ++typedef struct _scratch_reg1_t { ++     unsigned long scratch_reg1                   : 32; ++     } scratch_reg1_t; ++ ++typedef union { ++     unsigned long val : 32; ++     scratch_reg1_t f; ++} scratch_reg1_u; ++ ++typedef struct _scratch_reg2_t { ++     unsigned long scratch_reg2                   : 32; ++     } scratch_reg2_t; ++ ++typedef union { ++     unsigned long val : 32; ++     scratch_reg2_t f; ++} scratch_reg2_u; ++ ++typedef struct _scratch_reg3_t { ++     unsigned long scratch_reg3                   : 32; ++     } scratch_reg3_t; ++ ++typedef union { ++     unsigned long val : 32; ++     scratch_reg3_t f; ++} scratch_reg3_u; ++ ++typedef struct _scratch_reg4_t { ++     unsigned long scratch_reg4                   : 32; ++     } scratch_reg4_t; ++ ++typedef union { ++     unsigned long val : 32; ++     scratch_reg4_t f; ++} scratch_reg4_u; ++ ++typedef struct _scratch_reg5_t { ++     unsigned long scratch_reg5                   : 32; ++     } scratch_reg5_t; ++ ++typedef union { ++     unsigned long val : 32; ++     scratch_reg5_t f; ++} scratch_reg5_u; ++ ++typedef struct _scratch_umsk_t { ++     unsigned long scratch_umsk                   : 6; ++     unsigned long                                : 10; ++     unsigned long scratch_swap                   : 2; ++     unsigned long                                : 14; ++     } scratch_umsk_t; ++ ++typedef union { ++     unsigned long val : 32; ++     scratch_umsk_t f; ++} scratch_umsk_u; ++ ++typedef struct _scratch_addr_t { ++     unsigned long                                : 5; ++     unsigned long scratch_addr                   : 27; ++     } scratch_addr_t; ++ ++typedef union { ++     unsigned long val : 32; ++     scratch_addr_t f; ++} scratch_addr_u; ++ ++typedef struct _cp_csq_addr_t { ++     unsigned long                                : 2; ++     unsigned long csq_addr                       : 8; ++     unsigned long                                : 22; ++     } cp_csq_addr_t; ++ ++typedef union { ++     unsigned long val : 32; ++     cp_csq_addr_t f; ++} cp_csq_addr_u; ++ ++typedef struct _cp_csq_data_t { ++     unsigned long csq_data                       : 32; ++     } cp_csq_data_t; ++ ++typedef union { ++     unsigned long val : 32; ++     cp_csq_data_t f; ++} cp_csq_data_u; ++ ++typedef struct _cp_csq_stat_t { ++     unsigned long csq_rptr_primary               : 8; ++     unsigned long csq_wptr_primary               : 8; ++     unsigned long csq_rptr_indirect              : 8; ++     unsigned long csq_wptr_indirect              : 8; ++     } cp_csq_stat_t; ++ ++typedef union { ++     unsigned long val : 32; ++     cp_csq_stat_t f; ++} cp_csq_stat_u; ++ ++typedef struct _cp_stat_t { ++     unsigned long mru_busy                       : 1; ++     unsigned long mwu_busy                       : 1; ++     unsigned long rsiu_busy                      : 1; ++     unsigned long rciu_busy                      : 1; ++     unsigned long                                : 5; ++     unsigned long csf_primary_busy               : 1; ++     unsigned long csf_indirect_busy              : 1; ++     unsigned long csq_primary_busy               : 1; ++     unsigned long csq_indirect_busy              : 1; ++     unsigned long csi_busy                       : 1; ++     unsigned long                                : 14; ++     unsigned long guidma_busy                    : 1; ++     unsigned long viddma_busy                    : 1; ++     unsigned long cmdstrm_busy                   : 1; ++     unsigned long cp_busy                        : 1; ++     } cp_stat_t; ++ ++typedef union { ++     unsigned long val : 32; ++     cp_stat_t f; ++} cp_stat_u; ++ ++typedef struct _gen_int_cntl_t { ++     unsigned long crtc_vblank_mask               : 1; ++     unsigned long crtc_vline_mask                : 1; ++     unsigned long crtc_hwint1_mask               : 1; ++     unsigned long crtc_hwint2_mask               : 1; ++     unsigned long                                : 15; ++     unsigned long gui_idle_mask                  : 1; ++     unsigned long                                : 8; ++     unsigned long pm4_idle_int_mask              : 1; ++     unsigned long dvi_i2c_int_mask               : 1; ++     unsigned long                                : 2; ++     } gen_int_cntl_t; ++ ++typedef union { ++     unsigned long val : 32; ++     gen_int_cntl_t f; ++} gen_int_cntl_u; ++ ++typedef struct _gen_int_status_rd_t { ++     unsigned long crtc_vblank_stat               : 1; ++     unsigned long crtc_vline_stat                : 1; ++     unsigned long crtc_hwint1_stat               : 1; ++     unsigned long crtc_hwint2_stat               : 1; ++     unsigned long                                : 15; ++     unsigned long gui_idle_stat                  : 1; ++     unsigned long                                : 8; ++     unsigned long pm4_idle_int_stat              : 1; ++     unsigned long dvi_i2c_int_stat               : 1; ++     unsigned long                                : 2; ++     } gen_int_status_rd_t; ++ ++typedef union { ++     unsigned long val : 32; ++     gen_int_status_rd_t f; ++} gen_int_status_rd_u; ++ ++typedef struct _gen_int_status_wr_t { ++     unsigned long crtc_vblank_stat_ak            : 1; ++     unsigned long crtc_vline_stat_ak             : 1; ++     unsigned long crtc_hwint1_stat_ak            : 1; ++     unsigned long crtc_hwint2_stat_ak            : 1; ++     unsigned long                                : 15; ++     unsigned long gui_idle_stat_ak               : 1; ++     unsigned long                                : 8; ++     unsigned long pm4_idle_int_ak                : 1; ++     unsigned long dvi_i2c_int_ak                 : 1; ++     unsigned long                                : 2; ++     } gen_int_status_wr_t; ++ ++typedef union { ++     unsigned long val : 32; ++     gen_int_status_wr_t f; ++} gen_int_status_wr_u; ++ ++typedef struct _lcd_format_t { ++     unsigned long lcd_type                       : 4; ++     unsigned long color_to_mono                  : 1; ++     unsigned long data_inv                       : 1; ++     unsigned long stn_fm                         : 2; ++     unsigned long tft_fm                         : 2; ++     unsigned long scan_lr_en                     : 1; ++     unsigned long scan_ud_en                     : 1; ++     unsigned long pol_inv                        : 1; ++     unsigned long rst_fm                         : 1; ++     unsigned long yuv_to_rgb                     : 1; ++     unsigned long hr_tft                         : 1; ++     unsigned long ulc_panel                      : 1; ++     unsigned long                                : 15; ++     } lcd_format_t; ++ ++typedef union { ++     unsigned long val : 32; ++     lcd_format_t f; ++} lcd_format_u; ++ ++typedef struct _graphic_ctrl_t { ++     unsigned long color_depth                    : 3; ++     unsigned long portrait_mode                  : 2; ++     unsigned long low_power_on                   : 1; ++     unsigned long req_freq                       : 4; ++     unsigned long en_crtc                        : 1; ++     unsigned long en_graphic_req                 : 1; ++     unsigned long en_graphic_crtc                : 1; ++     unsigned long total_req_graphic              : 9; ++     unsigned long lcd_pclk_on                    : 1; ++     unsigned long lcd_sclk_on                    : 1; ++     unsigned long pclk_running                   : 1; ++     unsigned long sclk_running                   : 1; ++     unsigned long                                : 6; ++     } graphic_ctrl_t; ++ ++typedef union { ++     unsigned long val : 32; ++     graphic_ctrl_t f; ++} graphic_ctrl_u; ++ ++typedef struct _graphic_offset_t { ++     unsigned long graphic_offset                 : 24; ++     unsigned long                                : 8; ++     } graphic_offset_t; ++ ++typedef union { ++     unsigned long val : 32; ++     graphic_offset_t f; ++} graphic_offset_u; ++ ++typedef struct _graphic_pitch_t { ++     unsigned long graphic_pitch                  : 11; ++     unsigned long                                : 21; ++     } graphic_pitch_t; ++ ++typedef union { ++     unsigned long val : 32; ++     graphic_pitch_t f; ++} graphic_pitch_u; ++ ++typedef struct _crtc_total_t { ++     unsigned long crtc_h_total                   : 10; ++     unsigned long                                : 6; ++     unsigned long crtc_v_total                   : 10; ++     unsigned long                                : 6; ++     } crtc_total_t; ++ ++typedef union { ++     unsigned long val : 32; ++     crtc_total_t f; ++} crtc_total_u; ++ ++typedef struct _active_h_disp_t { ++     unsigned long active_h_start                 : 10; ++     unsigned long                                : 6; ++     unsigned long active_h_end                   : 10; ++     unsigned long                                : 6; ++     } active_h_disp_t; ++ ++typedef union { ++     unsigned long val : 32; ++     active_h_disp_t f; ++} active_h_disp_u; ++ ++typedef struct _active_v_disp_t { ++     unsigned long active_v_start                 : 10; ++     unsigned long                                : 6; ++     unsigned long active_v_end                   : 10; ++     unsigned long                                : 6; ++     } active_v_disp_t; ++ ++typedef union { ++     unsigned long val : 32; ++     active_v_disp_t f; ++} active_v_disp_u; ++ ++typedef struct _graphic_h_disp_t { ++     unsigned long graphic_h_start                : 10; ++     unsigned long                                : 6; ++     unsigned long graphic_h_end                  : 10; ++     unsigned long                                : 6; ++     } graphic_h_disp_t; ++ ++typedef union { ++     unsigned long val : 32; ++     graphic_h_disp_t f; ++} graphic_h_disp_u; ++ ++typedef struct _graphic_v_disp_t { ++     unsigned long graphic_v_start                : 10; ++     unsigned long                                : 6; ++     unsigned long graphic_v_end                  : 10; ++     unsigned long                                : 6; ++     } graphic_v_disp_t; ++ ++typedef union { ++     unsigned long val : 32; ++     graphic_v_disp_t f; ++} graphic_v_disp_u; ++ ++typedef struct _video_ctrl_t { ++     unsigned long video_mode                     : 1; ++     unsigned long keyer_en                       : 1; ++     unsigned long en_video_req                   : 1; ++     unsigned long en_graphic_req_video           : 1; ++     unsigned long en_video_crtc                  : 1; ++     unsigned long video_hor_exp                  : 2; ++     unsigned long video_ver_exp                  : 2; ++     unsigned long uv_combine                     : 1; ++     unsigned long total_req_video                : 9; ++     unsigned long video_ch_sel                   : 1; ++     unsigned long video_portrait                 : 2; ++     unsigned long yuv2rgb_en                     : 1; ++     unsigned long yuv2rgb_option                 : 1; ++     unsigned long video_inv_hor                  : 1; ++     unsigned long video_inv_ver                  : 1; ++     unsigned long gamma_sel                      : 2; ++     unsigned long dis_limit                      : 1; ++     unsigned long en_uv_hblend                   : 1; ++     unsigned long rgb_gamma_sel                  : 2; ++     } video_ctrl_t; ++ ++typedef union { ++     unsigned long val : 32; ++     video_ctrl_t f; ++} video_ctrl_u; ++ ++typedef struct _graphic_key_t { ++     unsigned long keyer_color                    : 16; ++     unsigned long keyer_mask                     : 16; ++     } graphic_key_t; ++ ++typedef union { ++     unsigned long val : 32; ++     graphic_key_t f; ++} graphic_key_u; ++ ++typedef struct _video_y_offset_t { ++     unsigned long y_offset                       : 24; ++     unsigned long                                : 8; ++     } video_y_offset_t; ++ ++typedef union { ++     unsigned long val : 32; ++     video_y_offset_t f; ++} video_y_offset_u; ++ ++typedef struct _video_y_pitch_t { ++     unsigned long y_pitch                        : 11; ++     unsigned long                                : 21; ++     } video_y_pitch_t; ++ ++typedef union { ++     unsigned long val : 32; ++     video_y_pitch_t f; ++} video_y_pitch_u; ++ ++typedef struct _video_u_offset_t { ++     unsigned long u_offset                       : 24; ++     unsigned long                                : 8; ++     } video_u_offset_t; ++ ++typedef union { ++     unsigned long val : 32; ++     video_u_offset_t f; ++} video_u_offset_u; ++ ++typedef struct _video_u_pitch_t { ++     unsigned long u_pitch                        : 11; ++     unsigned long                                : 21; ++     } video_u_pitch_t; ++ ++typedef union { ++     unsigned long val : 32; ++     video_u_pitch_t f; ++} video_u_pitch_u; ++ ++typedef struct _video_v_offset_t { ++     unsigned long v_offset                       : 24; ++     unsigned long                                : 8; ++     } video_v_offset_t; ++ ++typedef union { ++     unsigned long val : 32; ++     video_v_offset_t f; ++} video_v_offset_u; ++ ++typedef struct _video_v_pitch_t { ++     unsigned long v_pitch                        : 11; ++     unsigned long                                : 21; ++     } video_v_pitch_t; ++ ++typedef union { ++     unsigned long val : 32; ++     video_v_pitch_t f; ++} video_v_pitch_u; ++ ++typedef struct _video_h_pos_t { ++     unsigned long video_h_start                  : 10; ++     unsigned long                                : 6; ++     unsigned long video_h_end                    : 10; ++     unsigned long                                : 6; ++     } video_h_pos_t; ++ ++typedef union { ++     unsigned long val : 32; ++     video_h_pos_t f; ++} video_h_pos_u; ++ ++typedef struct _video_v_pos_t { ++     unsigned long video_v_start                  : 10; ++     unsigned long                                : 6; ++     unsigned long video_v_end                    : 10; ++     unsigned long                                : 6; ++     } video_v_pos_t; ++ ++typedef union { ++     unsigned long val : 32; ++     video_v_pos_t f; ++} video_v_pos_u; ++ ++typedef struct _brightness_cntl_t { ++     unsigned long brightness                     : 7; ++     unsigned long                                : 25; ++     } brightness_cntl_t; ++ ++typedef union { ++     unsigned long val : 32; ++     brightness_cntl_t f; ++} brightness_cntl_u; ++ ++typedef struct _cursor1_offset_t { ++     unsigned long cur1_offset                    : 24; ++     unsigned long cur1_x_offset                  : 4; ++     unsigned long cur1_y_offset                  : 4; ++     } cursor1_offset_t; ++ ++typedef union { ++     unsigned long val : 32; ++     cursor1_offset_t f; ++} cursor1_offset_u; ++ ++typedef struct _cursor1_h_pos_t { ++     unsigned long cur1_h_start                   : 10; ++     unsigned long                                : 6; ++     unsigned long cur1_h_end                     : 10; ++     unsigned long                                : 5; ++     unsigned long cur1_en                        : 1; ++     } cursor1_h_pos_t; ++ ++typedef union { ++     unsigned long val : 32; ++     cursor1_h_pos_t f; ++} cursor1_h_pos_u; ++ ++typedef struct _cursor1_v_pos_t { ++     unsigned long cur1_v_start                   : 10; ++     unsigned long                                : 6; ++     unsigned long cur1_v_end                     : 10; ++     unsigned long                                : 6; ++     } cursor1_v_pos_t; ++ ++typedef union { ++     unsigned long val : 32; ++     cursor1_v_pos_t f; ++} cursor1_v_pos_u; ++ ++typedef struct _cursor1_color0_t { ++     unsigned long cur1_color0_r                  : 8; ++     unsigned long cur1_color0_g                  : 8; ++     unsigned long cur1_color0_b                  : 8; ++     unsigned long                                : 8; ++     } cursor1_color0_t; ++ ++typedef union { ++     unsigned long val : 32; ++     cursor1_color0_t f; ++} cursor1_color0_u; ++ ++typedef struct _cursor1_color1_t { ++     unsigned long cur1_color1_r                  : 8; ++     unsigned long cur1_color1_g                  : 8; ++     unsigned long cur1_color1_b                  : 8; ++     unsigned long                                : 8; ++     } cursor1_color1_t; ++ ++typedef union { ++     unsigned long val : 32; ++     cursor1_color1_t f; ++} cursor1_color1_u; ++ ++typedef struct _cursor2_offset_t { ++     unsigned long cur2_offset                    : 24; ++     unsigned long cur2_x_offset                  : 4; ++     unsigned long cur2_y_offset                  : 4; ++     } cursor2_offset_t; ++ ++typedef union { ++     unsigned long val : 32; ++     cursor2_offset_t f; ++} cursor2_offset_u; ++ ++typedef struct _cursor2_h_pos_t { ++     unsigned long cur2_h_start                   : 10; ++     unsigned long                                : 6; ++     unsigned long cur2_h_end                     : 10; ++     unsigned long                                : 5; ++     unsigned long cur2_en                        : 1; ++     } cursor2_h_pos_t; ++ ++typedef union { ++     unsigned long val : 32; ++     cursor2_h_pos_t f; ++} cursor2_h_pos_u; ++ ++typedef struct _cursor2_v_pos_t { ++     unsigned long cur2_v_start                   : 10; ++     unsigned long                                : 6; ++     unsigned long cur2_v_end                     : 10; ++     unsigned long                                : 6; ++     } cursor2_v_pos_t; ++ ++typedef union { ++     unsigned long val : 32; ++     cursor2_v_pos_t f; ++} cursor2_v_pos_u; ++ ++typedef struct _cursor2_color0_t { ++     unsigned long cur2_color0_r                  : 8; ++     unsigned long cur2_color0_g                  : 8; ++     unsigned long cur2_color0_b                  : 8; ++     unsigned long                                : 8; ++     } cursor2_color0_t; ++ ++typedef union { ++     unsigned long val : 32; ++     cursor2_color0_t f; ++} cursor2_color0_u; ++ ++typedef struct _cursor2_color1_t { ++     unsigned long cur2_color1_r                  : 8; ++     unsigned long cur2_color1_g                  : 8; ++     unsigned long cur2_color1_b                  : 8; ++     unsigned long                                : 8; ++     } cursor2_color1_t; ++ ++typedef union { ++     unsigned long val : 32; ++     cursor2_color1_t f; ++} cursor2_color1_u; ++ ++typedef struct _disp_int_cntl_t { ++     unsigned long vline_int_pos                  : 10; ++     unsigned long                                : 6; ++     unsigned long hpos_int_pos                   : 10; ++     unsigned long                                : 4; ++     unsigned long vblank_int_pol                 : 1; ++     unsigned long frame_int_pol                  : 1; ++     } disp_int_cntl_t; ++ ++typedef union { ++     unsigned long val : 32; ++     disp_int_cntl_t f; ++} disp_int_cntl_u; ++ ++typedef struct _crtc_ss_t { ++     unsigned long ss_start                       : 10; ++     unsigned long                                : 6; ++     unsigned long ss_end                         : 10; ++     unsigned long                                : 2; ++     unsigned long ss_align                       : 1; ++     unsigned long ss_pol                         : 1; ++     unsigned long ss_run_mode                    : 1; ++     unsigned long ss_en                          : 1; ++     } crtc_ss_t; ++ ++typedef union { ++     unsigned long val : 32; ++     crtc_ss_t f; ++} crtc_ss_u; ++ ++typedef struct _crtc_ls_t { ++     unsigned long ls_start                       : 10; ++     unsigned long                                : 6; ++     unsigned long ls_end                         : 10; ++     unsigned long                                : 2; ++     unsigned long ls_align                       : 1; ++     unsigned long ls_pol                         : 1; ++     unsigned long ls_run_mode                    : 1; ++     unsigned long ls_en                          : 1; ++     } crtc_ls_t; ++ ++typedef union { ++     unsigned long val : 32; ++     crtc_ls_t f; ++} crtc_ls_u; ++ ++typedef struct _crtc_rev_t { ++     unsigned long rev_pos                        : 10; ++     unsigned long                                : 6; ++     unsigned long rev_align                      : 1; ++     unsigned long rev_freq_nref                  : 5; ++     unsigned long rev_en                         : 1; ++     unsigned long                                : 9; ++     } crtc_rev_t; ++ ++typedef union { ++     unsigned long val : 32; ++     crtc_rev_t f; ++} crtc_rev_u; ++ ++typedef struct _crtc_dclk_t { ++     unsigned long dclk_start                     : 10; ++     unsigned long                                : 6; ++     unsigned long dclk_end                       : 10; ++     unsigned long                                : 1; ++     unsigned long dclk_run_mode                  : 2; ++     unsigned long dclk_pol                       : 1; ++     unsigned long dclk_align                     : 1; ++     unsigned long dclk_en                        : 1; ++     } crtc_dclk_t; ++ ++typedef union { ++     unsigned long val : 32; ++     crtc_dclk_t f; ++} crtc_dclk_u; ++ ++typedef struct _crtc_gs_t { ++     unsigned long gs_start                       : 10; ++     unsigned long                                : 6; ++     unsigned long gs_end                         : 10; ++     unsigned long                                : 3; ++     unsigned long gs_align                       : 1; ++     unsigned long gs_pol                         : 1; ++     unsigned long gs_en                          : 1; ++     } crtc_gs_t; ++ ++typedef union { ++     unsigned long val : 32; ++     crtc_gs_t f; ++} crtc_gs_u; ++ ++typedef struct _crtc_vpos_gs_t { ++     unsigned long gs_vpos_start                  : 10; ++     unsigned long                                : 6; ++     unsigned long gs_vpos_end                    : 10; ++     unsigned long                                : 6; ++     } crtc_vpos_gs_t; ++ ++typedef union { ++     unsigned long val : 32; ++     crtc_vpos_gs_t f; ++} crtc_vpos_gs_u; ++ ++typedef struct _crtc_gclk_t { ++     unsigned long gclk_start                     : 10; ++     unsigned long                                : 6; ++     unsigned long gclk_end                       : 10; ++     unsigned long                                : 3; ++     unsigned long gclk_align                     : 1; ++     unsigned long gclk_pol                       : 1; ++     unsigned long gclk_en                        : 1; ++     } crtc_gclk_t; ++ ++typedef union { ++     unsigned long val : 32; ++     crtc_gclk_t f; ++} crtc_gclk_u; ++ ++typedef struct _crtc_goe_t { ++     unsigned long goe_start                      : 10; ++     unsigned long                                : 6; ++     unsigned long goe_end                        : 10; ++     unsigned long                                : 3; ++     unsigned long goe_align                      : 1; ++     unsigned long goe_pol                        : 1; ++     unsigned long goe_en                         : 1; ++     } crtc_goe_t; ++ ++typedef union { ++     unsigned long val : 32; ++     crtc_goe_t f; ++} crtc_goe_u; ++ ++typedef struct _crtc_frame_t { ++     unsigned long crtc_fr_start                  : 10; ++     unsigned long                                : 6; ++     unsigned long crtc_fr_end                    : 10; ++     unsigned long                                : 4; ++     unsigned long crtc_frame_en                  : 1; ++     unsigned long crtc_frame_align               : 1; ++     } crtc_frame_t; ++ ++typedef union { ++     unsigned long val : 32; ++     crtc_frame_t f; ++} crtc_frame_u; ++ ++typedef struct _crtc_frame_vpos_t { ++     unsigned long crtc_fr_vpos                   : 10; ++     unsigned long                                : 22; ++     } crtc_frame_vpos_t; ++ ++typedef union { ++     unsigned long val : 32; ++     crtc_frame_vpos_t f; ++} crtc_frame_vpos_u; ++ ++typedef struct _gpio_data_t { ++     unsigned long gio_out                        : 16; ++     unsigned long gio_in                         : 16; ++     } gpio_data_t; ++ ++typedef union { ++     unsigned long val : 32; ++     gpio_data_t f; ++} gpio_data_u; ++ ++typedef struct _gpio_cntl1_t { ++     unsigned long gio_pd                         : 16; ++     unsigned long gio_schmen                     : 16; ++     } gpio_cntl1_t; ++ ++typedef union { ++     unsigned long val : 32; ++     gpio_cntl1_t f; ++} gpio_cntl1_u; ++ ++typedef struct _gpio_cntl2_t { ++     unsigned long gio_oe                         : 16; ++     unsigned long gio_srp                        : 1; ++     unsigned long gio_srn                        : 1; ++     unsigned long gio_sp                         : 4; ++     unsigned long gio_sn                         : 4; ++     unsigned long                                : 6; ++     } gpio_cntl2_t; ++ ++typedef union { ++     unsigned long val : 32; ++     gpio_cntl2_t f; ++} gpio_cntl2_u; ++ ++typedef struct _lcdd_cntl1_t { ++     unsigned long lcdd_pd                        : 18; ++     unsigned long lcdd_srp                       : 1; ++     unsigned long lcdd_srn                       : 1; ++     unsigned long lcdd_sp                        : 4; ++     unsigned long lcdd_sn                        : 4; ++     unsigned long lcdd_align                     : 1; ++     unsigned long                                : 3; ++     } lcdd_cntl1_t; ++ ++typedef union { ++     unsigned long val : 32; ++     lcdd_cntl1_t f; ++} lcdd_cntl1_u; ++ ++typedef struct _lcdd_cntl2_t { ++     unsigned long lcdd_oe                        : 18; ++     unsigned long                                : 14; ++     } lcdd_cntl2_t; ++ ++typedef union { ++     unsigned long val : 32; ++     lcdd_cntl2_t f; ++} lcdd_cntl2_u; ++ ++typedef struct _genlcd_cntl1_t { ++     unsigned long dclk_oe                        : 1; ++     unsigned long dclk_pd                        : 1; ++     unsigned long dclk_srp                       : 1; ++     unsigned long dclk_srn                       : 1; ++     unsigned long dclk_sp                        : 4; ++     unsigned long dclk_sn                        : 4; ++     unsigned long ss_oe                          : 1; ++     unsigned long ss_pd                          : 1; ++     unsigned long ls_oe                          : 1; ++     unsigned long ls_pd                          : 1; ++     unsigned long gs_oe                          : 1; ++     unsigned long gs_pd                          : 1; ++     unsigned long goe_oe                         : 1; ++     unsigned long goe_pd                         : 1; ++     unsigned long rev_oe                         : 1; ++     unsigned long rev_pd                         : 1; ++     unsigned long frame_oe                       : 1; ++     unsigned long frame_pd                       : 1; ++     unsigned long                                : 8; ++     } genlcd_cntl1_t; ++ ++typedef union { ++     unsigned long val : 32; ++     genlcd_cntl1_t f; ++} genlcd_cntl1_u; ++ ++typedef struct _genlcd_cntl2_t { ++     unsigned long gclk_oe                        : 1; ++     unsigned long gclk_pd                        : 1; ++     unsigned long gclk_srp                       : 1; ++     unsigned long gclk_srn                       : 1; ++     unsigned long gclk_sp                        : 4; ++     unsigned long gclk_sn                        : 4; ++     unsigned long genlcd_srp                     : 1; ++     unsigned long genlcd_srn                     : 1; ++     unsigned long genlcd_sp                      : 4; ++     unsigned long genlcd_sn                      : 4; ++     unsigned long                                : 10; ++     } genlcd_cntl2_t; ++ ++typedef union { ++     unsigned long val : 32; ++     genlcd_cntl2_t f; ++} genlcd_cntl2_u; ++ ++typedef struct _disp_debug_t { ++     unsigned long disp_debug                     : 32; ++     } disp_debug_t; ++ ++typedef union { ++     unsigned long val : 32; ++     disp_debug_t f; ++} disp_debug_u; ++ ++typedef struct _disp_db_buf_cntl_rd_t { ++     unsigned long en_db_buf                      : 1; ++     unsigned long update_db_buf_done             : 1; ++     unsigned long db_buf_cntl                    : 6; ++     unsigned long                                : 24; ++     } disp_db_buf_cntl_rd_t; ++ ++typedef union { ++     unsigned long val : 32; ++     disp_db_buf_cntl_rd_t f; ++} disp_db_buf_cntl_rd_u; ++ ++typedef struct _disp_db_buf_cntl_wr_t { ++     unsigned long en_db_buf                      : 1; ++     unsigned long update_db_buf                  : 1; ++     unsigned long db_buf_cntl                    : 6; ++     unsigned long                                : 24; ++     } disp_db_buf_cntl_wr_t; ++ ++typedef union { ++     unsigned long val : 32; ++     disp_db_buf_cntl_wr_t f; ++} disp_db_buf_cntl_wr_u; ++ ++typedef struct _disp_crc_sig_t { ++     unsigned long crc_sig_r                      : 6; ++     unsigned long crc_sig_g                      : 6; ++     unsigned long crc_sig_b                      : 6; ++     unsigned long crc_cont_en                    : 1; ++     unsigned long crc_en                         : 1; ++     unsigned long crc_mask_en                    : 1; ++     unsigned long crc_sig_cntl                   : 6; ++     unsigned long                                : 5; ++     } disp_crc_sig_t; ++ ++typedef union { ++     unsigned long val : 32; ++     disp_crc_sig_t f; ++} disp_crc_sig_u; ++ ++typedef struct _crtc_default_count_t { ++     unsigned long crtc_hcount_def                : 10; ++     unsigned long                                : 6; ++     unsigned long crtc_vcount_def                : 10; ++     unsigned long                                : 6; ++     } crtc_default_count_t; ++ ++typedef union { ++     unsigned long val : 32; ++     crtc_default_count_t f; ++} crtc_default_count_u; ++ ++typedef struct _lcd_background_color_t { ++     unsigned long lcd_bg_red                     : 8; ++     unsigned long lcd_bg_green                   : 8; ++     unsigned long lcd_bg_blue                    : 8; ++     unsigned long                                : 8; ++     } lcd_background_color_t; ++ ++typedef union { ++     unsigned long val : 32; ++     lcd_background_color_t f; ++} lcd_background_color_u; ++ ++typedef struct _crtc_ps2_t { ++     unsigned long ps2_start                      : 10; ++     unsigned long                                : 6; ++     unsigned long ps2_end                        : 10; ++     unsigned long                                : 4; ++     unsigned long ps2_pol                        : 1; ++     unsigned long ps2_en                         : 1; ++     } crtc_ps2_t; ++ ++typedef union { ++     unsigned long val : 32; ++     crtc_ps2_t f; ++} crtc_ps2_u; ++ ++typedef struct _crtc_ps2_vpos_t { ++     unsigned long ps2_vpos_start                 : 10; ++     unsigned long                                : 6; ++     unsigned long ps2_vpos_end                   : 10; ++     unsigned long                                : 6; ++     } crtc_ps2_vpos_t; ++ ++typedef union { ++     unsigned long val : 32; ++     crtc_ps2_vpos_t f; ++} crtc_ps2_vpos_u; ++ ++typedef struct _crtc_ps1_active_t { ++     unsigned long ps1_h_start                    : 10; ++     unsigned long                                : 6; ++     unsigned long ps1_h_end                      : 10; ++     unsigned long                                : 3; ++     unsigned long ps1_pol                        : 1; ++     unsigned long ps1_en                         : 1; ++     unsigned long ps1_use_nactive                : 1; ++     } crtc_ps1_active_t; ++ ++typedef union { ++     unsigned long val : 32; ++     crtc_ps1_active_t f; ++} crtc_ps1_active_u; ++ ++typedef struct _crtc_ps1_nactive_t { ++     unsigned long ps1_h_start_na                 : 10; ++     unsigned long                                : 6; ++     unsigned long ps1_h_end_na                   : 10; ++     unsigned long                                : 5; ++     unsigned long ps1_en_na                      : 1; ++     } crtc_ps1_nactive_t; ++ ++typedef union { ++     unsigned long val : 32; ++     crtc_ps1_nactive_t f; ++} crtc_ps1_nactive_u; ++ ++typedef struct _crtc_gclk_ext_t { ++     unsigned long gclk_alter_start               : 10; ++     unsigned long                                : 6; ++     unsigned long gclk_alter_width               : 2; ++     unsigned long gclk_en_alter                  : 1; ++     unsigned long gclk_db_width                  : 2; ++     unsigned long                                : 11; ++     } crtc_gclk_ext_t; ++ ++typedef union { ++     unsigned long val : 32; ++     crtc_gclk_ext_t f; ++} crtc_gclk_ext_u; ++ ++typedef struct _crtc_alw_t { ++     unsigned long alw_hstart                     : 10; ++     unsigned long                                : 6; ++     unsigned long alw_hend                       : 10; ++     unsigned long                                : 4; ++     unsigned long alw_delay                      : 1; ++     unsigned long alw_en                         : 1; ++     } crtc_alw_t; ++ ++typedef union { ++     unsigned long val : 32; ++     crtc_alw_t f; ++} crtc_alw_u; ++ ++typedef struct _crtc_alw_vpos_t { ++     unsigned long alw_vstart                     : 10; ++     unsigned long                                : 6; ++     unsigned long alw_vend                       : 10; ++     unsigned long                                : 6; ++     } crtc_alw_vpos_t; ++ ++typedef union { ++     unsigned long val : 32; ++     crtc_alw_vpos_t f; ++} crtc_alw_vpos_u; ++ ++typedef struct _crtc_psk_t { ++     unsigned long psk_vstart                     : 10; ++     unsigned long                                : 6; ++     unsigned long psk_vend                       : 10; ++     unsigned long                                : 4; ++     unsigned long psk_pol                        : 1; ++     unsigned long psk_en                         : 1; ++     } crtc_psk_t; ++ ++typedef union { ++     unsigned long val : 32; ++     crtc_psk_t f; ++} crtc_psk_u; ++ ++typedef struct _crtc_psk_hpos_t { ++     unsigned long psk_hstart                     : 10; ++     unsigned long                                : 6; ++     unsigned long psk_hend                       : 10; ++     unsigned long                                : 6; ++     } crtc_psk_hpos_t; ++ ++typedef union { ++     unsigned long val : 32; ++     crtc_psk_hpos_t f; ++} crtc_psk_hpos_u; ++ ++typedef struct _crtc_cv4_start_t { ++     unsigned long cv4_vstart                     : 10; ++     unsigned long                                : 20; ++     unsigned long cv4_pol                        : 1; ++     unsigned long cv4_en                         : 1; ++     } crtc_cv4_start_t; ++ ++typedef union { ++     unsigned long val : 32; ++     crtc_cv4_start_t f; ++} crtc_cv4_start_u; ++ ++typedef struct _crtc_cv4_end_t { ++     unsigned long cv4_vend1                      : 10; ++     unsigned long                                : 6; ++     unsigned long cv4_vend2                      : 10; ++     unsigned long                                : 6; ++     } crtc_cv4_end_t; ++ ++typedef union { ++     unsigned long val : 32; ++     crtc_cv4_end_t f; ++} crtc_cv4_end_u; ++ ++typedef struct _crtc_cv4_hpos_t { ++     unsigned long cv4_hstart                     : 10; ++     unsigned long                                : 6; ++     unsigned long cv4_hend                       : 10; ++     unsigned long                                : 6; ++     } crtc_cv4_hpos_t; ++ ++typedef union { ++     unsigned long val : 32; ++     crtc_cv4_hpos_t f; ++} crtc_cv4_hpos_u; ++ ++typedef struct _crtc_eck_t { ++     unsigned long eck_freq1                      : 3; ++     unsigned long eck_en                         : 1; ++     unsigned long                                : 28; ++     } crtc_eck_t; ++ ++typedef union { ++     unsigned long val : 32; ++     crtc_eck_t f; ++} crtc_eck_u; ++ ++typedef struct _refresh_cntl_t { ++     unsigned long ref_frame                      : 3; ++     unsigned long nref_frame                     : 5; ++     unsigned long ref_cntl                       : 1; ++     unsigned long stop_sm_nref                   : 1; ++     unsigned long stop_req_nref                  : 1; ++     unsigned long                                : 21; ++     } refresh_cntl_t; ++ ++typedef union { ++     unsigned long val : 32; ++     refresh_cntl_t f; ++} refresh_cntl_u; ++ ++typedef struct _genlcd_cntl3_t { ++     unsigned long ps1_oe                         : 1; ++     unsigned long ps1_pd                         : 1; ++     unsigned long ps2_oe                         : 1; ++     unsigned long ps2_pd                         : 1; ++     unsigned long rev2_oe                        : 1; ++     unsigned long rev2_pd                        : 1; ++     unsigned long awl_oe                         : 1; ++     unsigned long awl_pd                         : 1; ++     unsigned long dinv_oe                        : 1; ++     unsigned long dinv_pd                        : 1; ++     unsigned long psk_out                        : 1; ++     unsigned long psd_out                        : 1; ++     unsigned long eck_out                        : 1; ++     unsigned long cv4_out                        : 1; ++     unsigned long ps1_out                        : 1; ++     unsigned long ps2_out                        : 1; ++     unsigned long rev_out                        : 1; ++     unsigned long rev2_out                       : 1; ++     unsigned long                                : 14; ++     } genlcd_cntl3_t; ++ ++typedef union { ++     unsigned long val : 32; ++     genlcd_cntl3_t f; ++} genlcd_cntl3_u; ++ ++typedef struct _gpio_data2_t { ++     unsigned long gio2_out                       : 16; ++     unsigned long gio2_in                        : 16; ++     } gpio_data2_t; ++ ++typedef union { ++     unsigned long val : 32; ++     gpio_data2_t f; ++} gpio_data2_u; ++ ++typedef struct _gpio_cntl3_t { ++     unsigned long gio2_pd                        : 16; ++     unsigned long gio2_schmen                    : 16; ++     } gpio_cntl3_t; ++ ++typedef union { ++     unsigned long val : 32; ++     gpio_cntl3_t f; ++} gpio_cntl3_u; ++ ++typedef struct _gpio_cntl4_t { ++     unsigned long gio2_oe                        : 16; ++     unsigned long                                : 16; ++     } gpio_cntl4_t; ++ ++typedef union { ++     unsigned long val : 32; ++     gpio_cntl4_t f; ++} gpio_cntl4_u; ++ ++typedef struct _chip_strap_t { ++     unsigned long config_strap                   : 8; ++     unsigned long pkg_strap                      : 1; ++     unsigned long                                : 23; ++     } chip_strap_t; ++ ++typedef union { ++     unsigned long val : 32; ++     chip_strap_t f; ++} chip_strap_u; ++ ++typedef struct _disp_debug2_t { ++     unsigned long disp_debug2                    : 32; ++     } disp_debug2_t; ++ ++typedef union { ++     unsigned long val : 32; ++     disp_debug2_t f; ++} disp_debug2_u; ++ ++typedef struct _debug_bus_cntl_t { ++     unsigned long debug_testmux                  : 4; ++     unsigned long debug_testsel                  : 4; ++     unsigned long debug_gioa_sel                 : 2; ++     unsigned long debug_giob_sel                 : 2; ++     unsigned long debug_clk_sel                  : 1; ++     unsigned long debug_clk_inv                  : 1; ++     unsigned long                                : 2; ++     unsigned long debug_bus                      : 16; ++     } debug_bus_cntl_t; ++ ++typedef union { ++     unsigned long val : 32; ++     debug_bus_cntl_t f; ++} debug_bus_cntl_u; ++ ++typedef struct _gamma_value1_t { ++     unsigned long gamma1                         : 8; ++     unsigned long gamma2                         : 8; ++     unsigned long gamma3                         : 8; ++     unsigned long gamma4                         : 8; ++     } gamma_value1_t; ++ ++typedef union { ++     unsigned long val : 32; ++     gamma_value1_t f; ++} gamma_value1_u; ++ ++typedef struct _gamma_value2_t { ++     unsigned long gamma5                         : 8; ++     unsigned long gamma6                         : 8; ++     unsigned long gamma7                         : 8; ++     unsigned long gamma8                         : 8; ++     } gamma_value2_t; ++ ++typedef union { ++     unsigned long val : 32; ++     gamma_value2_t f; ++} gamma_value2_u; ++ ++typedef struct _gamma_slope_t { ++     unsigned long slope1                         : 3; ++     unsigned long slope2                         : 3; ++     unsigned long slope3                         : 3; ++     unsigned long slope4                         : 3; ++     unsigned long slope5                         : 3; ++     unsigned long slope6                         : 3; ++     unsigned long slope7                         : 3; ++     unsigned long slope8                         : 3; ++     unsigned long                                : 8; ++     } gamma_slope_t; ++ ++typedef union { ++     unsigned long val : 32; ++     gamma_slope_t f; ++} gamma_slope_u; ++ ++typedef struct _gen_status_t { ++     unsigned long status                         : 16; ++     unsigned long                                : 16; ++     } gen_status_t; ++ ++typedef union { ++     unsigned long val : 32; ++     gen_status_t f; ++} gen_status_u; ++ ++typedef struct _hw_int_t { ++     unsigned long hwint1_pos                     : 5; ++     unsigned long hwint2_pos                     : 5; ++     unsigned long hwint1_pol                     : 1; ++     unsigned long hwint2_pol                     : 1; ++     unsigned long hwint1_en_db                   : 1; ++     unsigned long hwint2_en_db                   : 1; ++     unsigned long                                : 18; ++     } hw_int_t; ++ ++typedef union { ++     unsigned long val : 32; ++     hw_int_t f; ++} hw_int_u; ++ ++typedef struct _dst_offset_t { ++     unsigned long dst_offset                     : 24; ++     unsigned long                                : 8; ++     } dst_offset_t; ++ ++typedef union { ++     unsigned long val : 32; ++     dst_offset_t f; ++} dst_offset_u; ++ ++typedef struct _dst_pitch_t { ++     unsigned long dst_pitch                      : 14; ++     unsigned long mc_dst_pitch_mul               : 2; ++     unsigned long                                : 16; ++     } dst_pitch_t; ++ ++typedef union { ++     unsigned long val : 32; ++     dst_pitch_t f; ++} dst_pitch_u; ++ ++typedef struct _dst_pitch_offset_t { ++     unsigned long dst_offset                     : 20; ++     unsigned long dst_pitch                      : 10; ++     unsigned long mc_dst_pitch_mul               : 2; ++     } dst_pitch_offset_t; ++ ++typedef union { ++     unsigned long val : 32; ++     dst_pitch_offset_t f; ++} dst_pitch_offset_u; ++ ++typedef struct _dst_x_t { ++     unsigned long dst_x                          : 14; ++     unsigned long                                : 18; ++     } dst_x_t; ++ ++typedef union { ++     unsigned long val : 32; ++     dst_x_t f; ++} dst_x_u; ++ ++typedef struct _dst_y_t { ++     unsigned long dst_y                          : 14; ++     unsigned long                                : 18; ++     } dst_y_t; ++ ++typedef union { ++     unsigned long val : 32; ++     dst_y_t f; ++} dst_y_u; ++ ++typedef struct _dst_x_y_t { ++     unsigned long dst_y                          : 14; ++     unsigned long                                : 2; ++     unsigned long dst_x                          : 14; ++     unsigned long                                : 2; ++     } dst_x_y_t; ++ ++typedef union { ++     unsigned long val : 32; ++     dst_x_y_t f; ++} dst_x_y_u; ++ ++typedef struct _dst_y_x_t { ++     unsigned long dst_x                          : 14; ++     unsigned long                                : 2; ++     unsigned long dst_y                          : 14; ++     unsigned long                                : 2; ++     } dst_y_x_t; ++ ++typedef union { ++     unsigned long val : 32; ++     dst_y_x_t f; ++} dst_y_x_u; ++ ++typedef struct _dst_width_t { ++     unsigned long dst_width_b0                   : 8; ++     unsigned long dst_width_b1                   : 6; ++     unsigned long                                : 18; ++     } dst_width_t; ++ ++typedef union { ++     unsigned long val : 32; ++     dst_width_t f; ++} dst_width_u; ++ ++typedef struct _dst_height_t { ++     unsigned long dst_height                     : 14; ++     unsigned long                                : 18; ++     } dst_height_t; ++ ++typedef union { ++     unsigned long val : 32; ++     dst_height_t f; ++} dst_height_u; ++ ++typedef struct _dst_width_height_t { ++     unsigned long dst_height                     : 14; ++     unsigned long                                : 2; ++     unsigned long dst_width_b0                   : 8; ++     unsigned long dst_width_b1                   : 6; ++     unsigned long                                : 2; ++     } dst_width_height_t; ++ ++typedef union { ++     unsigned long val : 32; ++     dst_width_height_t f; ++} dst_width_height_u; ++ ++typedef struct _dst_height_width_t { ++     unsigned long dst_width_b0                   : 8; ++     unsigned long dst_width_b1                   : 6; ++     unsigned long                                : 2; ++     unsigned long dst_height                     : 14; ++     unsigned long                                : 2; ++     } dst_height_width_t; ++ ++typedef union { ++     unsigned long val : 32; ++     dst_height_width_t f; ++} dst_height_width_u; ++ ++typedef struct _dst_height_width_8_t { ++     unsigned long                                : 16; ++     unsigned long dst_width_b0                   : 8; ++     unsigned long dst_height                     : 8; ++     } dst_height_width_8_t; ++ ++typedef union { ++     unsigned long val : 32; ++     dst_height_width_8_t f; ++} dst_height_width_8_u; ++ ++typedef struct _dst_height_y_t { ++     unsigned long dst_y                          : 14; ++     unsigned long                                : 2; ++     unsigned long dst_height                     : 14; ++     unsigned long                                : 2; ++     } dst_height_y_t; ++ ++typedef union { ++     unsigned long val : 32; ++     dst_height_y_t f; ++} dst_height_y_u; ++ ++typedef struct _dst_width_x_t { ++     unsigned long dst_x                          : 14; ++     unsigned long                                : 2; ++     unsigned long dst_width_b0                   : 8; ++     unsigned long dst_width_b1                   : 6; ++     unsigned long                                : 2; ++     } dst_width_x_t; ++ ++typedef union { ++     unsigned long val : 32; ++     dst_width_x_t f; ++} dst_width_x_u; ++ ++typedef struct _dst_width_x_incy_t { ++     unsigned long dst_x                          : 14; ++     unsigned long                                : 2; ++     unsigned long dst_width_b0                   : 8; ++     unsigned long dst_width_b1                   : 6; ++     unsigned long                                : 2; ++     } dst_width_x_incy_t; ++ ++typedef union { ++     unsigned long val : 32; ++     dst_width_x_incy_t f; ++} dst_width_x_incy_u; ++ ++typedef struct _dst_line_start_t { ++     unsigned long dst_start_x                    : 14; ++     unsigned long                                : 2; ++     unsigned long dst_start_y                    : 14; ++     unsigned long                                : 2; ++     } dst_line_start_t; ++ ++typedef union { ++     unsigned long val : 32; ++     dst_line_start_t f; ++} dst_line_start_u; ++ ++typedef struct _dst_line_end_t { ++     unsigned long dst_end_x                      : 14; ++     unsigned long                                : 2; ++     unsigned long dst_end_y_b0                   : 8; ++     unsigned long dst_end_y_b1                   : 6; ++     unsigned long                                : 2; ++     } dst_line_end_t; ++ ++typedef union { ++     unsigned long val : 32; ++     dst_line_end_t f; ++} dst_line_end_u; ++ ++typedef struct _brush_offset_t { ++     unsigned long brush_offset                   : 24; ++     unsigned long                                : 8; ++     } brush_offset_t; ++ ++typedef union { ++     unsigned long val : 32; ++     brush_offset_t f; ++} brush_offset_u; ++ ++typedef struct _brush_y_x_t { ++     unsigned long brush_x                        : 5; ++     unsigned long                                : 3; ++     unsigned long brush_y                        : 3; ++     unsigned long                                : 21; ++     } brush_y_x_t; ++ ++typedef union { ++     unsigned long val : 32; ++     brush_y_x_t f; ++} brush_y_x_u; ++ ++typedef struct _dp_brush_frgd_clr_t { ++     unsigned long dp_brush_frgd_clr              : 32; ++     } dp_brush_frgd_clr_t; ++ ++typedef union { ++     unsigned long val : 32; ++     dp_brush_frgd_clr_t f; ++} dp_brush_frgd_clr_u; ++ ++typedef struct _dp_brush_bkgd_clr_t { ++     unsigned long dp_brush_bkgd_clr              : 32; ++     } dp_brush_bkgd_clr_t; ++ ++typedef union { ++     unsigned long val : 32; ++     dp_brush_bkgd_clr_t f; ++} dp_brush_bkgd_clr_u; ++ ++typedef struct _src2_offset_t { ++     unsigned long src2_offset                    : 24; ++     unsigned long                                : 8; ++     } src2_offset_t; ++ ++typedef union { ++     unsigned long val : 32; ++     src2_offset_t f; ++} src2_offset_u; ++ ++typedef struct _src2_pitch_t { ++     unsigned long src2_pitch                     : 14; ++     unsigned long src2_pitch_mul                 : 2; ++     unsigned long                                : 16; ++     } src2_pitch_t; ++ ++typedef union { ++     unsigned long val : 32; ++     src2_pitch_t f; ++} src2_pitch_u; ++ ++typedef struct _src2_pitch_offset_t { ++     unsigned long src2_offset                    : 20; ++     unsigned long                                : 2; ++     unsigned long src2_pitch                     : 8; ++     unsigned long src2_pitch_mul                 : 2; ++     } src2_pitch_offset_t; ++ ++typedef union { ++     unsigned long val : 32; ++     src2_pitch_offset_t f; ++} src2_pitch_offset_u; ++ ++typedef struct _src2_x_t { ++     unsigned long src_x                          : 14; ++     unsigned long                                : 18; ++     } src2_x_t; ++ ++typedef union { ++     unsigned long val : 32; ++     src2_x_t f; ++} src2_x_u; ++ ++typedef struct _src2_y_t { ++     unsigned long src_y                          : 14; ++     unsigned long                                : 18; ++     } src2_y_t; ++ ++typedef union { ++     unsigned long val : 32; ++     src2_y_t f; ++} src2_y_u; ++ ++typedef struct _src2_x_y_t { ++     unsigned long src_y                          : 14; ++     unsigned long                                : 2; ++     unsigned long src_x                          : 14; ++     unsigned long                                : 2; ++     } src2_x_y_t; ++ ++typedef union { ++     unsigned long val : 32; ++     src2_x_y_t f; ++} src2_x_y_u; ++ ++typedef struct _src2_width_t { ++     unsigned long src2_width                     : 14; ++     unsigned long                                : 18; ++     } src2_width_t; ++ ++typedef union { ++     unsigned long val : 32; ++     src2_width_t f; ++} src2_width_u; ++ ++typedef struct _src2_height_t { ++     unsigned long src2_height                    : 14; ++     unsigned long                                : 18; ++     } src2_height_t; ++ ++typedef union { ++     unsigned long val : 32; ++     src2_height_t f; ++} src2_height_u; ++ ++typedef struct _src2_inc_t { ++     unsigned long src2_xinc                      : 6; ++     unsigned long                                : 2; ++     unsigned long src2_yinc                      : 6; ++     unsigned long                                : 18; ++     } src2_inc_t; ++ ++typedef union { ++     unsigned long val : 32; ++     src2_inc_t f; ++} src2_inc_u; ++ ++typedef struct _src_offset_t { ++     unsigned long src_offset                     : 24; ++     unsigned long                                : 8; ++     } src_offset_t; ++ ++typedef union { ++     unsigned long val : 32; ++     src_offset_t f; ++} src_offset_u; ++ ++typedef struct _src_pitch_t { ++     unsigned long src_pitch                      : 14; ++     unsigned long src_pitch_mul                  : 2; ++     unsigned long                                : 16; ++     } src_pitch_t; ++ ++typedef union { ++     unsigned long val : 32; ++     src_pitch_t f; ++} src_pitch_u; ++ ++typedef struct _src_pitch_offset_t { ++     unsigned long src_offset                     : 20; ++     unsigned long src_pitch                      : 10; ++     unsigned long src_pitch_mul                  : 2; ++     } src_pitch_offset_t; ++ ++typedef union { ++     unsigned long val : 32; ++     src_pitch_offset_t f; ++} src_pitch_offset_u; ++ ++typedef struct _src_x_t { ++     unsigned long src_x                          : 14; ++     unsigned long                                : 18; ++     } src_x_t; ++ ++typedef union { ++     unsigned long val : 32; ++     src_x_t f; ++} src_x_u; ++ ++typedef struct _src_y_t { ++     unsigned long src_y                          : 14; ++     unsigned long                                : 18; ++     } src_y_t; ++ ++typedef union { ++     unsigned long val : 32; ++     src_y_t f; ++} src_y_u; ++ ++typedef struct _src_x_y_t { ++     unsigned long src_y                          : 14; ++     unsigned long                                : 2; ++     unsigned long src_x                          : 14; ++     unsigned long                                : 2; ++     } src_x_y_t; ++ ++typedef union { ++     unsigned long val : 32; ++     src_x_y_t f; ++} src_x_y_u; ++ ++typedef struct _src_y_x_t { ++     unsigned long src_x                          : 14; ++     unsigned long                                : 2; ++     unsigned long src_y                          : 14; ++     unsigned long                                : 2; ++     } src_y_x_t; ++ ++typedef union { ++     unsigned long val : 32; ++     src_y_x_t f; ++} src_y_x_u; ++ ++typedef struct _src_width_t { ++     unsigned long src_width                      : 14; ++     unsigned long                                : 18; ++     } src_width_t; ++ ++typedef union { ++     unsigned long val : 32; ++     src_width_t f; ++} src_width_u; ++ ++typedef struct _src_height_t { ++     unsigned long src_height                     : 14; ++     unsigned long                                : 18; ++     } src_height_t; ++ ++typedef union { ++     unsigned long val : 32; ++     src_height_t f; ++} src_height_u; ++ ++typedef struct _src_inc_t { ++     unsigned long src_xinc                       : 6; ++     unsigned long                                : 2; ++     unsigned long src_yinc                       : 6; ++     unsigned long                                : 18; ++     } src_inc_t; ++ ++typedef union { ++     unsigned long val : 32; ++     src_inc_t f; ++} src_inc_u; ++ ++typedef struct _host_data0_t { ++     unsigned long host_data                      : 32; ++     } host_data0_t; ++ ++typedef union { ++     unsigned long val : 32; ++     host_data0_t f; ++} host_data0_u; ++ ++typedef struct _host_data1_t { ++     unsigned long host_data                      : 32; ++     } host_data1_t; ++ ++typedef union { ++     unsigned long val : 32; ++     host_data1_t f; ++} host_data1_u; ++ ++typedef struct _host_data2_t { ++     unsigned long host_data                      : 32; ++     } host_data2_t; ++ ++typedef union { ++     unsigned long val : 32; ++     host_data2_t f; ++} host_data2_u; ++ ++typedef struct _host_data3_t { ++     unsigned long host_data                      : 32; ++     } host_data3_t; ++ ++typedef union { ++     unsigned long val : 32; ++     host_data3_t f; ++} host_data3_u; ++ ++typedef struct _host_data4_t { ++     unsigned long host_data                      : 32; ++     } host_data4_t; ++ ++typedef union { ++     unsigned long val : 32; ++     host_data4_t f; ++} host_data4_u; ++ ++typedef struct _host_data5_t { ++     unsigned long host_data                      : 32; ++     } host_data5_t; ++ ++typedef union { ++     unsigned long val : 32; ++     host_data5_t f; ++} host_data5_u; ++ ++typedef struct _host_data6_t { ++     unsigned long host_data                      : 32; ++     } host_data6_t; ++ ++typedef union { ++     unsigned long val : 32; ++     host_data6_t f; ++} host_data6_u; ++ ++typedef struct _host_data7_t { ++     unsigned long host_data                      : 32; ++     } host_data7_t; ++ ++typedef union { ++     unsigned long val : 32; ++     host_data7_t f; ++} host_data7_u; ++ ++typedef struct _host_data_last_t { ++     unsigned long host_data_last                 : 32; ++     } host_data_last_t; ++ ++typedef union { ++     unsigned long val : 32; ++     host_data_last_t f; ++} host_data_last_u; ++ ++typedef struct _dp_src_frgd_clr_t { ++     unsigned long dp_src_frgd_clr                : 32; ++     } dp_src_frgd_clr_t; ++ ++typedef union { ++     unsigned long val : 32; ++     dp_src_frgd_clr_t f; ++} dp_src_frgd_clr_u; ++ ++typedef struct _dp_src_bkgd_clr_t { ++     unsigned long dp_src_bkgd_clr                : 32; ++     } dp_src_bkgd_clr_t; ++ ++typedef union { ++     unsigned long val : 32; ++     dp_src_bkgd_clr_t f; ++} dp_src_bkgd_clr_u; ++ ++typedef struct _sc_left_t { ++     unsigned long sc_left                        : 14; ++     unsigned long                                : 18; ++     } sc_left_t; ++ ++typedef union { ++     unsigned long val : 32; ++     sc_left_t f; ++} sc_left_u; ++ ++typedef struct _sc_right_t { ++     unsigned long sc_right                       : 14; ++     unsigned long                                : 18; ++     } sc_right_t; ++ ++typedef union { ++     unsigned long val : 32; ++     sc_right_t f; ++} sc_right_u; ++ ++typedef struct _sc_top_t { ++     unsigned long sc_top                         : 14; ++     unsigned long                                : 18; ++     } sc_top_t; ++ ++typedef union { ++     unsigned long val : 32; ++     sc_top_t f; ++} sc_top_u; ++ ++typedef struct _sc_bottom_t { ++     unsigned long sc_bottom                      : 14; ++     unsigned long                                : 18; ++     } sc_bottom_t; ++ ++typedef union { ++     unsigned long val : 32; ++     sc_bottom_t f; ++} sc_bottom_u; ++ ++typedef struct _src_sc_right_t { ++     unsigned long sc_right                       : 14; ++     unsigned long                                : 18; ++     } src_sc_right_t; ++ ++typedef union { ++     unsigned long val : 32; ++     src_sc_right_t f; ++} src_sc_right_u; ++ ++typedef struct _src_sc_bottom_t { ++     unsigned long sc_bottom                      : 14; ++     unsigned long                                : 18; ++     } src_sc_bottom_t; ++ ++typedef union { ++     unsigned long val : 32; ++     src_sc_bottom_t f; ++} src_sc_bottom_u; ++ ++typedef struct _dp_cntl_t { ++     unsigned long dst_x_dir                      : 1; ++     unsigned long dst_y_dir                      : 1; ++     unsigned long src_x_dir                      : 1; ++     unsigned long src_y_dir                      : 1; ++     unsigned long dst_major_x                    : 1; ++     unsigned long src_major_x                    : 1; ++     unsigned long                                : 26; ++     } dp_cntl_t; ++ ++typedef union { ++     unsigned long val : 32; ++     dp_cntl_t f; ++} dp_cntl_u; ++ ++typedef struct _dp_cntl_dst_dir_t { ++     unsigned long                                : 15; ++     unsigned long dst_y_dir                      : 1; ++     unsigned long                                : 15; ++     unsigned long dst_x_dir                      : 1; ++     } dp_cntl_dst_dir_t; ++ ++typedef union { ++     unsigned long val : 32; ++     dp_cntl_dst_dir_t f; ++} dp_cntl_dst_dir_u; ++ ++typedef struct _dp_datatype_t { ++     unsigned long dp_dst_datatype                : 4; ++     unsigned long                                : 4; ++     unsigned long dp_brush_datatype              : 4; ++     unsigned long dp_src2_type                   : 1; ++     unsigned long dp_src2_datatype               : 3; ++     unsigned long dp_src_datatype                : 3; ++     unsigned long                                : 11; ++     unsigned long dp_byte_pix_order              : 1; ++     unsigned long                                : 1; ++     } dp_datatype_t; ++ ++typedef union { ++     unsigned long val : 32; ++     dp_datatype_t f; ++} dp_datatype_u; ++ ++typedef struct _dp_mix_t { ++     unsigned long                                : 8; ++     unsigned long dp_src_source                  : 3; ++     unsigned long dp_src2_source                 : 3; ++     unsigned long                                : 2; ++     unsigned long dp_rop3                        : 8; ++     unsigned long dp_op                          : 1; ++     unsigned long                                : 7; ++     } dp_mix_t; ++ ++typedef union { ++     unsigned long val : 32; ++     dp_mix_t f; ++} dp_mix_u; ++ ++typedef struct _dp_write_msk_t { ++     unsigned long dp_write_msk                   : 32; ++     } dp_write_msk_t; ++ ++typedef union { ++     unsigned long val : 32; ++     dp_write_msk_t f; ++} dp_write_msk_u; ++ ++typedef struct _clr_cmp_clr_src_t { ++     unsigned long clr_cmp_clr_src                : 32; ++     } clr_cmp_clr_src_t; ++ ++typedef union { ++     unsigned long val : 32; ++     clr_cmp_clr_src_t f; ++} clr_cmp_clr_src_u; ++ ++typedef struct _clr_cmp_clr_dst_t { ++     unsigned long clr_cmp_clr_dst                : 32; ++     } clr_cmp_clr_dst_t; ++ ++typedef union { ++     unsigned long val : 32; ++     clr_cmp_clr_dst_t f; ++} clr_cmp_clr_dst_u; ++ ++typedef struct _clr_cmp_cntl_t { ++     unsigned long clr_cmp_fcn_src                : 3; ++     unsigned long                                : 5; ++     unsigned long clr_cmp_fcn_dst                : 3; ++     unsigned long                                : 13; ++     unsigned long clr_cmp_src                    : 2; ++     unsigned long                                : 6; ++     } clr_cmp_cntl_t; ++ ++typedef union { ++     unsigned long val : 32; ++     clr_cmp_cntl_t f; ++} clr_cmp_cntl_u; ++ ++typedef struct _clr_cmp_msk_t { ++     unsigned long clr_cmp_msk                    : 32; ++     } clr_cmp_msk_t; ++ ++typedef union { ++     unsigned long val : 32; ++     clr_cmp_msk_t f; ++} clr_cmp_msk_u; ++ ++typedef struct _default_pitch_offset_t { ++     unsigned long default_offset                 : 20; ++     unsigned long default_pitch                  : 10; ++     unsigned long                                : 2; ++     } default_pitch_offset_t; ++ ++typedef union { ++     unsigned long val : 32; ++     default_pitch_offset_t f; ++} default_pitch_offset_u; ++ ++typedef struct _default_sc_bottom_right_t { ++     unsigned long default_sc_right               : 14; ++     unsigned long                                : 2; ++     unsigned long default_sc_bottom              : 14; ++     unsigned long                                : 2; ++     } default_sc_bottom_right_t; ++ ++typedef union { ++     unsigned long val : 32; ++     default_sc_bottom_right_t f; ++} default_sc_bottom_right_u; ++ ++typedef struct _default2_sc_bottom_right_t { ++     unsigned long default_sc_right               : 14; ++     unsigned long                                : 2; ++     unsigned long default_sc_bottom              : 14; ++     unsigned long                                : 2; ++     } default2_sc_bottom_right_t; ++ ++typedef union { ++     unsigned long val : 32; ++     default2_sc_bottom_right_t f; ++} default2_sc_bottom_right_u; ++ ++typedef struct _ref1_pitch_offset_t { ++     unsigned long offset                         : 20; ++     unsigned long                                : 2; ++     unsigned long pitch                          : 8; ++     unsigned long                                : 2; ++     } ref1_pitch_offset_t; ++ ++typedef union { ++     unsigned long val : 32; ++     ref1_pitch_offset_t f; ++} ref1_pitch_offset_u; ++ ++typedef struct _ref2_pitch_offset_t { ++     unsigned long offset                         : 20; ++     unsigned long                                : 2; ++     unsigned long pitch                          : 8; ++     unsigned long                                : 2; ++     } ref2_pitch_offset_t; ++ ++typedef union { ++     unsigned long val : 32; ++     ref2_pitch_offset_t f; ++} ref2_pitch_offset_u; ++ ++typedef struct _ref3_pitch_offset_t { ++     unsigned long offset                         : 20; ++     unsigned long                                : 2; ++     unsigned long pitch                          : 8; ++     unsigned long                                : 2; ++     } ref3_pitch_offset_t; ++ ++typedef union { ++     unsigned long val : 32; ++     ref3_pitch_offset_t f; ++} ref3_pitch_offset_u; ++ ++typedef struct _ref4_pitch_offset_t { ++     unsigned long offset                         : 20; ++     unsigned long                                : 2; ++     unsigned long pitch                          : 8; ++     unsigned long                                : 2; ++     } ref4_pitch_offset_t; ++ ++typedef union { ++     unsigned long val : 32; ++     ref4_pitch_offset_t f; ++} ref4_pitch_offset_u; ++ ++typedef struct _ref5_pitch_offset_t { ++     unsigned long offset                         : 20; ++     unsigned long                                : 2; ++     unsigned long pitch                          : 8; ++     unsigned long                                : 2; ++     } ref5_pitch_offset_t; ++ ++typedef union { ++     unsigned long val : 32; ++     ref5_pitch_offset_t f; ++} ref5_pitch_offset_u; ++ ++typedef struct _ref6_pitch_offset_t { ++     unsigned long offset                         : 20; ++     unsigned long                                : 2; ++     unsigned long pitch                          : 8; ++     unsigned long                                : 2; ++     } ref6_pitch_offset_t; ++ ++typedef union { ++     unsigned long val : 32; ++     ref6_pitch_offset_t f; ++} ref6_pitch_offset_u; ++ ++typedef struct _dp_gui_master_cntl_t { ++     unsigned long gmc_src_pitch_offset_cntl      : 1; ++     unsigned long gmc_dst_pitch_offset_cntl      : 1; ++     unsigned long gmc_src_clipping               : 1; ++     unsigned long gmc_dst_clipping               : 1; ++     unsigned long gmc_brush_datatype             : 4; ++     unsigned long gmc_dst_datatype               : 4; ++     unsigned long gmc_src_datatype               : 3; ++     unsigned long gmc_byte_pix_order             : 1; ++     unsigned long gmc_default_sel                : 1; ++     unsigned long gmc_rop3                       : 8; ++     unsigned long gmc_dp_src_source              : 3; ++     unsigned long gmc_clr_cmp_fcn_dis            : 1; ++     unsigned long                                : 1; ++     unsigned long gmc_wr_msk_dis                 : 1; ++     unsigned long gmc_dp_op                      : 1; ++     } dp_gui_master_cntl_t; ++ ++typedef union { ++     unsigned long val : 32; ++     dp_gui_master_cntl_t f; ++} dp_gui_master_cntl_u; ++ ++typedef struct _sc_top_left_t { ++     unsigned long sc_left                        : 14; ++     unsigned long                                : 2; ++     unsigned long sc_top                         : 14; ++     unsigned long                                : 2; ++     } sc_top_left_t; ++ ++typedef union { ++     unsigned long val : 32; ++     sc_top_left_t f; ++} sc_top_left_u; ++ ++typedef struct _sc_bottom_right_t { ++     unsigned long sc_right                       : 14; ++     unsigned long                                : 2; ++     unsigned long sc_bottom                      : 14; ++     unsigned long                                : 2; ++     } sc_bottom_right_t; ++ ++typedef union { ++    unsigned long val : 32; ++    sc_bottom_right_t f; ++} sc_bottom_right_u; ++ ++typedef struct _src_sc_top_left_t { ++    unsigned short sc_left; ++    unsigned short sc_top; ++} src_sc_top_left_t; ++ ++typedef union { ++    unsigned long val : 32; ++    src_sc_top_left_t f; ++} src_sc_top_left_u; ++ ++typedef struct _src_sc_bottom_right_t { ++     unsigned long sc_right                       : 14; ++     unsigned long                                : 2; ++     unsigned long sc_bottom                      : 14; ++     unsigned long                                : 2; ++     } src_sc_bottom_right_t; ++ ++typedef union { ++     unsigned long val : 32; ++     src_sc_bottom_right_t f; ++} src_sc_bottom_right_u; ++ ++typedef struct _global_alpha_t { ++    unsigned long alpha_r                        : 8; ++    unsigned long alpha_g                        : 8; ++    unsigned long alpha_b                        : 8; ++    unsigned long alpha_a                        : 8; ++} global_alpha_t; ++ ++typedef union { ++    unsigned long val : 32; ++    global_alpha_t f; ++} global_alpha_u; ++ ++typedef struct _filter_coef_t { ++    unsigned long c_4                            : 4; ++    unsigned long c_3                            : 4; ++    unsigned long c_2                            : 4; ++    unsigned long c_1                            : 4; ++    unsigned long c1                             : 4; ++    unsigned long c2                             : 4; ++    unsigned long c3                             : 4; ++    unsigned long c4                             : 4; ++} filter_coef_t; ++ ++typedef union { ++    unsigned long val : 32; ++    filter_coef_t f; ++} filter_coef_u; ++ ++typedef struct _mvc_cntl_start_t { ++    unsigned long mc_cntl_src_1_index            : 4; ++    unsigned long mc_cntl_dst_offset             : 20; ++    unsigned long mc_dst_pitch_mul               : 2; ++    unsigned long mc_cntl_src_2_index            : 3; ++    unsigned long mc_cntl_width_height_sel       : 3; ++} mvc_cntl_start_t; ++ ++typedef union { ++    unsigned long val : 32; ++    mvc_cntl_start_t f; ++} mvc_cntl_start_u; ++ ++typedef struct _e2_arithmetic_cntl_t { ++    unsigned long opcode                         : 5; ++    unsigned long shiftright                     : 4; ++    unsigned long clamp                          : 1; ++    unsigned long rounding                       : 2; ++    unsigned long filter_n                       : 3; ++    unsigned long                                : 1; ++    unsigned long srcblend_inv                   : 1; ++    unsigned long srcblend                       : 4; ++    unsigned long                                : 3; ++    unsigned long dstblend_inv                   : 1; ++    unsigned long dstblend                       : 4; ++    unsigned long dst_signed                     : 1; ++    unsigned long autoinc                        : 1; ++    unsigned long                                : 1; ++} e2_arithmetic_cntl_t; ++ ++typedef union { ++    unsigned long val : 32; ++    e2_arithmetic_cntl_t f; ++} e2_arithmetic_cntl_u; ++ ++typedef struct _debug0_t { ++    unsigned long debug0_r                       : 8; ++    unsigned long                                : 8; ++    unsigned long debug0_rw                      : 8; ++    unsigned long                                : 8; ++} debug0_t; ++ ++typedef union { ++    unsigned long val : 32; ++     debug0_t f; ++} debug0_u; ++ ++typedef struct _debug1_t { ++    unsigned long debug1_r                       : 8; ++    unsigned long                                : 8; ++    unsigned long debug1_rw                      : 8; ++    unsigned long                                : 8; ++} debug1_t; ++ ++typedef union { ++    unsigned long val : 32; ++    debug1_t f; ++} debug1_u; ++ ++typedef struct _debug2_t { ++    unsigned long debug2_r                       : 8; ++    unsigned long                                : 8; ++    unsigned long debug2_rw                      : 8; ++    unsigned long                                : 8; ++} debug2_t; ++ ++typedef union { ++    unsigned long val : 32; ++    debug2_t f; ++} debug2_u; ++ ++typedef struct _debug3_t { ++    unsigned long                                : 32; ++} debug3_t; ++ ++typedef union { ++    unsigned long val : 32; ++    debug3_t f; ++} debug3_u; ++ ++typedef struct _debug4_t { ++    unsigned long                                : 32; ++} debug4_t; ++ ++typedef union { ++    unsigned long val : 32; ++    debug4_t f; ++} debug4_u; ++ ++typedef struct _debug5_t { ++    unsigned long                                : 32; ++} debug5_t; ++ ++typedef union { ++    unsigned long val : 32; ++    debug5_t f; ++} debug5_u; ++ ++typedef struct _debug6_t { ++    unsigned long                                : 32; ++} debug6_t; ++ ++typedef union { ++    unsigned long val : 32; ++    debug6_t f; ++} debug6_u; ++ ++typedef struct _debug7_t { ++    unsigned long                                : 32; ++} debug7_t; ++ ++typedef union { ++    unsigned long val : 32; ++    debug7_t f; ++} debug7_u; ++ ++typedef struct _debug8_t { ++     unsigned long                                : 32; ++} debug8_t; ++ ++typedef union { ++    unsigned long val : 32; ++    debug8_t f; ++} debug8_u; ++ ++typedef struct _debug9_t { ++    unsigned long                                : 32; ++} debug9_t; ++ ++typedef union { ++    unsigned long val : 32; ++    debug9_t f; ++} debug9_u; ++ ++typedef struct _debug10_t { ++     unsigned long                                : 32; ++     } debug10_t; ++ ++typedef union { ++     unsigned long val : 32; ++     debug10_t f; ++} debug10_u; ++ ++typedef struct _debug11_t { ++     unsigned long                                : 32; ++     } debug11_t; ++ ++typedef union { ++     unsigned long val : 32; ++     debug11_t f; ++} debug11_u; ++ ++typedef struct _debug12_t { ++     unsigned long                                : 32; ++     } debug12_t; ++ ++typedef union { ++     unsigned long val : 32; ++     debug12_t f; ++} debug12_u; ++ ++typedef struct _debug13_t { ++     unsigned long                                : 32; ++     } debug13_t; ++ ++typedef union { ++     unsigned long val : 32; ++     debug13_t f; ++} debug13_u; ++ ++typedef struct _debug14_t { ++     unsigned long                                : 32; ++     } debug14_t; ++ ++typedef union { ++     unsigned long val : 32; ++     debug14_t f; ++} debug14_u; ++ ++typedef struct _debug15_t { ++     unsigned long                                : 32; ++     } debug15_t; ++ ++typedef union { ++     unsigned long val : 32; ++     debug15_t f; ++} debug15_u; ++ ++typedef struct _eng_cntl_t { ++     unsigned long erc_reg_rd_ws                  : 1; ++     unsigned long erc_reg_wr_ws                  : 1; ++     unsigned long erc_idle_reg_wr                : 1; ++     unsigned long dis_engine_triggers            : 1; ++     unsigned long dis_rop_src_uses_dst_w_h       : 1; ++     unsigned long dis_src_uses_dst_dirmaj        : 1; ++     unsigned long                                : 6; ++     unsigned long force_3dclk_when_2dclk         : 1; ++     unsigned long                                : 19; ++     } eng_cntl_t; ++ ++typedef union { ++     unsigned long val : 32; ++     eng_cntl_t f; ++} eng_cntl_u; ++ ++typedef struct _eng_perf_cnt_t { ++     unsigned long perf_cnt                       : 20; ++     unsigned long perf_sel                       : 4; ++     unsigned long perf_en                        : 1; ++     unsigned long                                : 3; ++     unsigned long perf_clr                       : 1; ++     unsigned long                                : 3; ++     } eng_perf_cnt_t; ++ ++typedef union { ++     unsigned long val : 32; ++     eng_perf_cnt_t f; ++} eng_perf_cnt_u; ++ ++typedef struct _idct_runs_t { ++     unsigned long idct_runs_3                    : 8; ++     unsigned long idct_runs_2                    : 8; ++     unsigned long idct_runs_1                    : 8; ++     unsigned long idct_runs_0                    : 8; ++     } idct_runs_t; ++ ++typedef union { ++     unsigned long val : 32; ++     idct_runs_t f; ++} idct_runs_u; ++ ++typedef struct _idct_levels_t { ++     unsigned long idct_level_hi                  : 16; ++     unsigned long idct_level_lo                  : 16; ++     } idct_levels_t; ++ ++typedef union { ++     unsigned long val : 32; ++     idct_levels_t f; ++} idct_levels_u; ++ ++typedef struct _idct_control_t { ++     unsigned long idct_ctl_luma_rd_format        : 2; ++     unsigned long idct_ctl_chroma_rd_format      : 2; ++     unsigned long idct_ctl_scan_pattern          : 1; ++     unsigned long idct_ctl_intra                 : 1; ++     unsigned long idct_ctl_flush                 : 1; ++     unsigned long idct_ctl_passthru              : 1; ++     unsigned long idct_ctl_sw_reset              : 1; ++     unsigned long idct_ctl_constreq              : 1; ++     unsigned long idct_ctl_scramble              : 1; ++     unsigned long idct_ctl_alt_scan              : 1; ++     unsigned long                                : 20; ++     } idct_control_t; ++ ++typedef union { ++     unsigned long val : 32; ++     idct_control_t f; ++} idct_control_u; ++ ++typedef struct _idct_auth_control_t { ++     unsigned long control_bits                   : 32; ++     } idct_auth_control_t; ++ ++typedef union { ++     unsigned long val : 32; ++     idct_auth_control_t f; ++} idct_auth_control_u; ++ ++typedef struct _idct_auth_t { ++     unsigned long auth                           : 32; ++     } idct_auth_t; ++ ++typedef union { ++     unsigned long val : 32; ++     idct_auth_t f; ++} idct_auth_u; ++ ++typedef struct _mem_cntl_t { ++     unsigned long                                : 1; ++     unsigned long en_mem_ch1                     : 1; ++     unsigned long en_mem_ch2                     : 1; ++     unsigned long int_mem_mapping                : 1; ++     unsigned long                                : 28; ++     } mem_cntl_t; ++ ++typedef union { ++     unsigned long val : 32; ++     mem_cntl_t f; ++} mem_cntl_u; ++ ++typedef struct _mem_arb_t { ++     unsigned long disp_time_slot                 : 4; ++     unsigned long disp_timer                     : 4; ++     unsigned long arb_option                     : 1; ++     unsigned long                                : 23; ++     } mem_arb_t; ++ ++typedef union { ++     unsigned long val : 32; ++     mem_arb_t f; ++} mem_arb_u; ++ ++typedef struct _mc_fb_location_t { ++     unsigned long mc_fb_start                    : 16; ++     unsigned long mc_fb_top                      : 16; ++     } mc_fb_location_t; ++ ++typedef union { ++     unsigned long val : 32; ++     mc_fb_location_t f; ++} mc_fb_location_u; ++ ++typedef struct _mem_ext_cntl_t { ++     unsigned long mem_ext_enable                 : 1; ++     unsigned long mem_ap_enable                  : 1; ++     unsigned long mem_addr_mapping               : 2; ++     unsigned long mem_wdoe_cntl                  : 2; ++     unsigned long mem_wdoe_extend                : 1; ++     unsigned long                                : 1; ++     unsigned long mem_page_timer                 : 8; ++     unsigned long mem_dynamic_cke                : 1; ++     unsigned long mem_sdram_tri_en               : 1; ++     unsigned long mem_self_refresh_en            : 1; ++     unsigned long mem_power_down                 : 1; ++     unsigned long mem_hw_power_down_en           : 1; ++     unsigned long mem_power_down_stat            : 1; ++     unsigned long                                : 3; ++     unsigned long mem_pd_mck                     : 1; ++     unsigned long mem_pd_ma                      : 1; ++     unsigned long mem_pd_mdq                     : 1; ++     unsigned long mem_tristate_mck               : 1; ++     unsigned long mem_tristate_ma                : 1; ++     unsigned long mem_tristate_mcke              : 1; ++     unsigned long mem_invert_mck                 : 1; ++     } mem_ext_cntl_t; ++ ++typedef union { ++     unsigned long val : 32; ++     mem_ext_cntl_t f; ++} mem_ext_cntl_u; ++ ++typedef struct _mc_ext_mem_location_t { ++     unsigned long mc_ext_mem_start               : 16; ++     unsigned long mc_ext_mem_top                 : 16; ++     } mc_ext_mem_location_t; ++ ++typedef union { ++     unsigned long val : 32; ++     mc_ext_mem_location_t f; ++} mc_ext_mem_location_u; ++ ++typedef struct _mem_ext_timing_cntl_t { ++     unsigned long mem_trp                        : 2; ++     unsigned long mem_trcd                       : 2; ++     unsigned long mem_tras                       : 3; ++     unsigned long                                : 1; ++     unsigned long mem_trrd                       : 2; ++     unsigned long mem_tr2w                       : 2; ++     unsigned long mem_twr                        : 2; ++     unsigned long                                : 4; ++     unsigned long mem_twr_mode                   : 1; ++     unsigned long                                : 1; ++     unsigned long mem_refresh_dis                : 1; ++     unsigned long                                : 3; ++     unsigned long mem_refresh_rate               : 8; ++     } mem_ext_timing_cntl_t; ++ ++typedef union { ++     unsigned long val : 32; ++     mem_ext_timing_cntl_t f; ++} mem_ext_timing_cntl_u; ++ ++typedef struct _mem_sdram_mode_reg_t { ++     unsigned long mem_mode_reg                   : 14; ++     unsigned long                                : 2; ++     unsigned long mem_read_latency               : 2; ++     unsigned long mem_schmen_latency             : 2; ++     unsigned long mem_cas_latency                : 2; ++     unsigned long mem_schmen_extend              : 1; ++     unsigned long                                : 8; ++     unsigned long mem_sdram_reset                : 1; ++     } mem_sdram_mode_reg_t; ++ ++typedef union { ++     unsigned long val : 32; ++     mem_sdram_mode_reg_t f; ++} mem_sdram_mode_reg_u; ++ ++typedef struct _mem_io_cntl_t { ++     unsigned long mem_sn_mck                     : 4; ++     unsigned long mem_sn_ma                      : 4; ++     unsigned long mem_sn_mdq                     : 4; ++     unsigned long mem_srn_mck                    : 1; ++     unsigned long mem_srn_ma                     : 1; ++     unsigned long mem_srn_mdq                    : 1; ++     unsigned long                                : 1; ++     unsigned long mem_sp_mck                     : 4; ++     unsigned long mem_sp_ma                      : 4; ++     unsigned long mem_sp_mdq                     : 4; ++     unsigned long mem_srp_mck                    : 1; ++     unsigned long mem_srp_ma                     : 1; ++     unsigned long mem_srp_mdq                    : 1; ++     unsigned long                                : 1; ++     } mem_io_cntl_t; ++ ++typedef union { ++     unsigned long val : 32; ++     mem_io_cntl_t f; ++} mem_io_cntl_u; ++ ++typedef struct _mc_debug_t { ++     unsigned long mc_debug                       : 32; ++     } mc_debug_t; ++ ++typedef union { ++     unsigned long val : 32; ++     mc_debug_t f; ++} mc_debug_u; ++ ++typedef struct _mc_bist_ctrl_t { ++     unsigned long mc_bist_ctrl                   : 32; ++     } mc_bist_ctrl_t; ++ ++typedef union { ++     unsigned long val : 32; ++     mc_bist_ctrl_t f; ++} mc_bist_ctrl_u; ++ ++typedef struct _mc_bist_collar_read_t { ++     unsigned long mc_bist_collar_read            : 32; ++     } mc_bist_collar_read_t; ++ ++typedef union { ++     unsigned long val : 32; ++     mc_bist_collar_read_t f; ++} mc_bist_collar_read_u; ++ ++typedef struct _tc_mismatch_t { ++     unsigned long tc_mismatch                    : 24; ++     unsigned long                                : 8; ++     } tc_mismatch_t; ++ ++typedef union { ++     unsigned long val : 32; ++     tc_mismatch_t f; ++} tc_mismatch_u; ++ ++typedef struct _mc_perf_mon_cntl_t { ++     unsigned long clr_perf                       : 1; ++     unsigned long en_perf                        : 1; ++     unsigned long                                : 2; ++     unsigned long perf_op_a                      : 2; ++     unsigned long perf_op_b                      : 2; ++     unsigned long                                : 8; ++     unsigned long monitor_period                 : 8; ++     unsigned long perf_count_a_overflow          : 1; ++     unsigned long perf_count_b_overflow          : 1; ++     unsigned long                                : 6; ++     } mc_perf_mon_cntl_t; ++ ++typedef union { ++     unsigned long val : 32; ++     mc_perf_mon_cntl_t f; ++} mc_perf_mon_cntl_u; ++ ++typedef struct _mc_perf_counters_t { ++     unsigned long mc_perf_counter_a              : 16; ++     unsigned long mc_perf_counter_b              : 16; ++     } mc_perf_counters_t; ++ ++typedef union { ++     unsigned long val : 32; ++     mc_perf_counters_t f; ++} mc_perf_counters_u; ++ ++typedef struct _wait_until_t { ++     unsigned long wait_crtc_pflip                : 1; ++     unsigned long wait_re_crtc_vline             : 1; ++     unsigned long wait_fe_crtc_vline             : 1; ++     unsigned long wait_crtc_vline                : 1; ++     unsigned long wait_dma_viph0_idle            : 1; ++     unsigned long wait_dma_viph1_idle            : 1; ++     unsigned long wait_dma_viph2_idle            : 1; ++     unsigned long wait_dma_viph3_idle            : 1; ++     unsigned long wait_dma_vid_idle              : 1; ++     unsigned long wait_dma_gui_idle              : 1; ++     unsigned long wait_cmdfifo                   : 1; ++     unsigned long wait_ov0_flip                  : 1; ++     unsigned long wait_ov0_slicedone             : 1; ++     unsigned long                                : 1; ++     unsigned long wait_2d_idle                   : 1; ++     unsigned long wait_3d_idle                   : 1; ++     unsigned long wait_2d_idleclean              : 1; ++     unsigned long wait_3d_idleclean              : 1; ++     unsigned long wait_host_idleclean            : 1; ++     unsigned long wait_extern_sig                : 1; ++     unsigned long cmdfifo_entries                : 7; ++     unsigned long                                : 3; ++     unsigned long wait_both_crtc_pflip           : 1; ++     unsigned long eng_display_select             : 1; ++     } wait_until_t; ++ ++typedef union { ++     unsigned long val : 32; ++     wait_until_t f; ++} wait_until_u; ++ ++typedef struct _isync_cntl_t { ++     unsigned long isync_any2d_idle3d             : 1; ++     unsigned long isync_any3d_idle2d             : 1; ++     unsigned long isync_trig2d_idle3d            : 1; ++     unsigned long isync_trig3d_idle2d            : 1; ++     unsigned long isync_wait_idlegui             : 1; ++     unsigned long isync_cpscratch_idlegui        : 1; ++     unsigned long                                : 26; ++     } isync_cntl_t; ++ ++typedef union { ++     unsigned long val : 32; ++     isync_cntl_t f; ++} isync_cntl_u; ++ ++typedef struct _rbbm_guicntl_t { ++     unsigned long host_data_swap                 : 2; ++     unsigned long                                : 30; ++     } rbbm_guicntl_t; ++ ++typedef union { ++     unsigned long val : 32; ++     rbbm_guicntl_t f; ++} rbbm_guicntl_u; ++ ++typedef struct _rbbm_status_t { ++     unsigned long cmdfifo_avail                  : 7; ++     unsigned long                                : 1; ++     unsigned long hirq_on_rbb                    : 1; ++     unsigned long cprq_on_rbb                    : 1; ++     unsigned long cfrq_on_rbb                    : 1; ++     unsigned long hirq_in_rtbuf                  : 1; ++     unsigned long cprq_in_rtbuf                  : 1; ++     unsigned long cfrq_in_rtbuf                  : 1; ++     unsigned long cf_pipe_busy                   : 1; ++     unsigned long eng_ev_busy                    : 1; ++     unsigned long cp_cmdstrm_busy                : 1; ++     unsigned long e2_busy                        : 1; ++     unsigned long rb2d_busy                      : 1; ++     unsigned long rb3d_busy                      : 1; ++     unsigned long se_busy                        : 1; ++     unsigned long re_busy                        : 1; ++     unsigned long tam_busy                       : 1; ++     unsigned long tdm_busy                       : 1; ++     unsigned long pb_busy                        : 1; ++     unsigned long                                : 6; ++     unsigned long gui_active                     : 1; ++     } rbbm_status_t; ++ ++typedef union { ++     unsigned long val : 32; ++     rbbm_status_t f; ++} rbbm_status_u; ++ ++typedef struct _rbbm_cntl_t { ++     unsigned long rb_settle                      : 4; ++     unsigned long abortclks_hi                   : 3; ++     unsigned long                                : 1; ++     unsigned long abortclks_cp                   : 3; ++     unsigned long                                : 1; ++     unsigned long abortclks_cfifo                : 3; ++     unsigned long                                : 2; ++     unsigned long cpq_data_swap                  : 1; ++     unsigned long                                : 3; ++     unsigned long no_abort_idct                  : 1; ++     unsigned long no_abort_bios                  : 1; ++     unsigned long no_abort_fb                    : 1; ++     unsigned long no_abort_cp                    : 1; ++     unsigned long no_abort_hi                    : 1; ++     unsigned long no_abort_hdp                   : 1; ++     unsigned long no_abort_mc                    : 1; ++     unsigned long no_abort_aic                   : 1; ++     unsigned long no_abort_vip                   : 1; ++     unsigned long no_abort_disp                  : 1; ++     unsigned long no_abort_cg                    : 1; ++     } rbbm_cntl_t; ++ ++typedef union { ++     unsigned long val : 32; ++     rbbm_cntl_t f; ++} rbbm_cntl_u; ++ ++typedef struct _rbbm_soft_reset_t { ++     unsigned long soft_reset_cp                  : 1; ++     unsigned long soft_reset_hi                  : 1; ++     unsigned long reserved3                      : 3; ++     unsigned long soft_reset_e2                  : 1; ++     unsigned long reserved2                      : 2; ++     unsigned long soft_reset_mc                  : 1; ++     unsigned long reserved1                      : 2; ++     unsigned long soft_reset_disp                : 1; ++     unsigned long soft_reset_cg                  : 1; ++     unsigned long                                : 19; ++     } rbbm_soft_reset_t; ++ ++typedef union { ++     unsigned long val : 32; ++     rbbm_soft_reset_t f; ++} rbbm_soft_reset_u; ++ ++typedef struct _nqwait_until_t { ++     unsigned long wait_gui_idle                  : 1; ++     unsigned long                                : 31; ++     } nqwait_until_t; ++ ++typedef union { ++     unsigned long val : 32; ++     nqwait_until_t f; ++} nqwait_until_u; ++ ++typedef struct _rbbm_debug_t { ++     unsigned long rbbm_debug                     : 32; ++     } rbbm_debug_t; ++ ++typedef union { ++     unsigned long val : 32; ++     rbbm_debug_t f; ++} rbbm_debug_u; ++ ++typedef struct _rbbm_cmdfifo_addr_t { ++     unsigned long cmdfifo_addr                   : 6; ++     unsigned long                                : 26; ++     } rbbm_cmdfifo_addr_t; ++ ++typedef union { ++     unsigned long val : 32; ++     rbbm_cmdfifo_addr_t f; ++} rbbm_cmdfifo_addr_u; ++ ++typedef struct _rbbm_cmdfifo_datal_t { ++     unsigned long cmdfifo_datal                  : 32; ++     } rbbm_cmdfifo_datal_t; ++ ++typedef union { ++     unsigned long val : 32; ++     rbbm_cmdfifo_datal_t f; ++} rbbm_cmdfifo_datal_u; ++ ++typedef struct _rbbm_cmdfifo_datah_t { ++     unsigned long cmdfifo_datah                  : 12; ++     unsigned long                                : 20; ++     } rbbm_cmdfifo_datah_t; ++ ++typedef union { ++     unsigned long val : 32; ++     rbbm_cmdfifo_datah_t f; ++} rbbm_cmdfifo_datah_u; ++ ++typedef struct _rbbm_cmdfifo_stat_t { ++     unsigned long cmdfifo_rptr                   : 6; ++     unsigned long                                : 2; ++     unsigned long cmdfifo_wptr                   : 6; ++     unsigned long                                : 18; ++     } rbbm_cmdfifo_stat_t; ++ ++typedef union { ++     unsigned long val : 32; ++     rbbm_cmdfifo_stat_t f; ++} rbbm_cmdfifo_stat_u; ++ ++typedef struct _clk_pin_cntl_t { ++     unsigned long osc_en                         : 1; ++     unsigned long osc_gain                       : 5; ++     unsigned long dont_use_xtalin                : 1; ++     unsigned long xtalin_pm_en                   : 1; ++     unsigned long xtalin_dbl_en                  : 1; ++     unsigned long                                : 7; ++     unsigned long cg_debug                       : 16; ++     } clk_pin_cntl_t; ++ ++typedef union { ++     unsigned long val : 32; ++     clk_pin_cntl_t f; ++} clk_pin_cntl_u; ++ ++typedef struct _pll_ref_fb_div_t { ++     unsigned long pll_ref_div                    : 4; ++     unsigned long                                : 4; ++     unsigned long pll_fb_div_int                 : 6; ++     unsigned long                                : 2; ++     unsigned long pll_fb_div_frac                : 3; ++     unsigned long                                : 1; ++     unsigned long pll_reset_time                 : 4; ++     unsigned long pll_lock_time                  : 8; ++     } pll_ref_fb_div_t; ++ ++typedef union { ++     unsigned long val : 32; ++     pll_ref_fb_div_t f; ++} pll_ref_fb_div_u; ++ ++typedef struct _pll_cntl_t { ++     unsigned long pll_pwdn                       : 1; ++     unsigned long pll_reset                      : 1; ++     unsigned long pll_pm_en                      : 1; ++     unsigned long pll_mode                       : 1; ++     unsigned long pll_refclk_sel                 : 1; ++     unsigned long pll_fbclk_sel                  : 1; ++     unsigned long pll_tcpoff                     : 1; ++     unsigned long pll_pcp                        : 3; ++     unsigned long pll_pvg                        : 3; ++     unsigned long pll_vcofr                      : 1; ++     unsigned long pll_ioffset                    : 2; ++     unsigned long pll_pecc_mode                  : 2; ++     unsigned long pll_pecc_scon                  : 2; ++     unsigned long pll_dactal                     : 4; ++     unsigned long pll_cp_clip                    : 2; ++     unsigned long pll_conf                       : 3; ++     unsigned long pll_mbctrl                     : 2; ++     unsigned long pll_ring_off                   : 1; ++     } pll_cntl_t; ++ ++typedef union { ++     unsigned long val : 32; ++     pll_cntl_t f; ++} pll_cntl_u; ++ ++typedef struct _sclk_cntl_t { ++     unsigned long sclk_src_sel                   : 2; ++     unsigned long                                : 2; ++     unsigned long sclk_post_div_fast             : 4; ++     unsigned long sclk_clkon_hys                 : 3; ++     unsigned long sclk_post_div_slow             : 4; ++     unsigned long disp_cg_ok2switch_en           : 1; ++     unsigned long sclk_force_reg                 : 1; ++     unsigned long sclk_force_disp                : 1; ++     unsigned long sclk_force_mc                  : 1; ++     unsigned long sclk_force_extmc               : 1; ++     unsigned long sclk_force_cp                  : 1; ++     unsigned long sclk_force_e2                  : 1; ++     unsigned long sclk_force_e3                  : 1; ++     unsigned long sclk_force_idct                : 1; ++     unsigned long sclk_force_bist                : 1; ++     unsigned long busy_extend_cp                 : 1; ++     unsigned long busy_extend_e2                 : 1; ++     unsigned long busy_extend_e3                 : 1; ++     unsigned long busy_extend_idct               : 1; ++     unsigned long                                : 3; ++     } sclk_cntl_t; ++ ++typedef union { ++     unsigned long val : 32; ++     sclk_cntl_t f; ++} sclk_cntl_u; ++ ++typedef struct _pclk_cntl_t { ++     unsigned long pclk_src_sel                   : 2; ++     unsigned long                                : 2; ++     unsigned long pclk_post_div                  : 4; ++     unsigned long                                : 8; ++     unsigned long pclk_force_disp                : 1; ++     unsigned long                                : 15; ++     } pclk_cntl_t; ++ ++typedef union { ++     unsigned long val : 32; ++     pclk_cntl_t f; ++} pclk_cntl_u; ++ ++typedef struct _clk_test_cntl_t { ++     unsigned long testclk_sel                    : 4; ++     unsigned long                                : 3; ++     unsigned long start_check_freq               : 1; ++     unsigned long tstcount_rst                   : 1; ++     unsigned long                                : 15; ++     unsigned long test_count                     : 8; ++     } clk_test_cntl_t; ++ ++typedef union { ++     unsigned long val : 32; ++     clk_test_cntl_t f; ++} clk_test_cntl_u; ++ ++typedef struct _pwrmgt_cntl_t { ++     unsigned long pwm_enable                     : 1; ++     unsigned long                                : 1; ++     unsigned long pwm_mode_req                   : 2; ++     unsigned long pwm_wakeup_cond                : 2; ++     unsigned long pwm_fast_noml_hw_en            : 1; ++     unsigned long pwm_noml_fast_hw_en            : 1; ++     unsigned long pwm_fast_noml_cond             : 4; ++     unsigned long pwm_noml_fast_cond             : 4; ++     unsigned long pwm_idle_timer                 : 8; ++     unsigned long pwm_busy_timer                 : 8; ++     } pwrmgt_cntl_t; ++ ++typedef union { ++     unsigned long val : 32; ++     pwrmgt_cntl_t f; ++} pwrmgt_cntl_u; ++ ++typedef struct _pwrmgt_status_t { ++     unsigned long pwm_mode                       : 2; ++     unsigned long                                : 30; ++     } pwrmgt_status_t; ++ ++typedef union { ++     unsigned long val : 32; ++     pwrmgt_status_t f; ++} pwrmgt_status_u; ++ ++ ++#endif //_W100_REGS_H_ + diff --git a/meta/packages/xorg-xserver/xserver-kdrive-glamo_1.3.0.0+git.bb b/meta/packages/xorg-xserver/xserver-kdrive-glamo_1.3.0.0+git.bb new file mode 100644 index 0000000000..6fce2bd5ca --- /dev/null +++ b/meta/packages/xorg-xserver/xserver-kdrive-glamo_1.3.0.0+git.bb @@ -0,0 +1,64 @@ +DESCRIPTION = "X server for glamo chip in GTA02" +SECTION = "x11/base" +LICENSE = "MIT" +DEPENDS = "compositeproto damageproto fixesproto recordproto resourceproto \ +           scrnsaverproto xineramaproto videoproto xextproto xproto \ +           libxau libxext libxdmcp libxfont libxrandr tslib virtual/libx11 \ +           xtrans libxkbfile libxcalibrate" +DEPENDS += "libxkbfile libxcalibrate" +RDEPENDS_${PN} = "xserver-kdrive" +PROVIDES = "virtual/xserver" +PE = "1" +PR = "r6" +PV = "1.3.0.0+git${SRCREV}" + +SRC_URI = "git://people.freedesktop.org/~dodji/xglamo;protocol=git \ +        file://kmode.patch;patch=1 \ +        file://disable-apm.patch;patch=1 \ +        file://no-serial-probing.patch;patch=1 \ +        file://fbdev-not-fix.patch;patch=1  \ +        file://optional-xkb.patch;patch=1 \ +        file://enable-tslib.patch;patch=1 \ +        file://kmode-palm.patch;patch=1 \ +        file://enable-epson.patch;patch=1 \ +        file://enable-builtin-fonts.patch;patch=1 \ +        file://kdrive-evdev.patch;patch=1  \ +        file://kdrive-use-evdev.patch;patch=1  \ +        file://disable-xf86-dga-xorgcfg.patch;patch=1 \ +        file://fix_default_mode.patch;patch=1 \ +        file://enable-xcalibrate.patch;patch=1 \ +        file://hide-cursor-and-ppm-root.patch;patch=1 \ +        file://xcalibrate_coords.patch;patch=1 \ +        file://w100.patch;patch=1 \ +        file://w100-autofoo.patch;patch=1 \ +        file://w100-fix-offscreen-bmp.patch;patch=1 \ +        file://kdrive-1.3-18bpp.patch;patch=1 \ +        file://gumstix-kmode.patch;patch=1 \ +        file://fix-picturestr-include-order.patch;patch=1 \ +" + +FILESPATH = "${FILE_DIRNAME}/xserver-kdrive-glamo:${FILE_DIRNAME}/xserver-kdrive-1.3.0.0:${FILE_DIRNAME}/xserver-kdrive:${FILE_DIRNAME}/files" + +S = "${WORKDIR}/git" + +inherit autotools pkgconfig + +EXTRA_OECONF = "--enable-composite --enable-kdrive \ +                --disable-dga --disable-dri --disable-xinerama \ +                --disable-xf86misc --disable-xf86vidmode \ +                --disable-xorg --disable-xorgcfg \ +                --disable-xkb --disable-xnest --disable-xvfb \ +                --disable-xevie --disable-xprint --disable-xtrap \ +                --disable-dmx \ +                --with-default-font-path=built-ins \ +                --enable-tslib --enable-xcalibrate \ +                ac_cv_file__usr_share_sgml_X11_defs_ent=no" + +do_configure_prepend() { +    sed -i -e 's/tslib-0.0/tslib-1.0/' ${S}/configure.ac +} + +FILES_${PN} = "${bindir}/Xglamo" +FILES_${PN}-dbg = "${bindir}/.debug/Xglamo" + +ARM_INSTRUCTION_SET = "arm" | 
